Sessions: [Keynotes] [2.2] [2.3] [2.4] [2.5] [2.6] [2.7] [2.8] [3.2] [3.3] [3.4] [3.5] [3.6] [3.7] [3.8] [4.2] [4.3] [4.4] [4.5] [4.6] [4.7] [5.1] [5.2] [5.3] [5.4] [5.5] [5.6] [5.7] [6.1] [6.2] [6.3] [6.4] [6.5] [6.6] [6.7] [7.1] [7.2] [7.3] [7.4] [7.5] [7.6] [7.7] [8.1] [8.2] [8.3] [8.4] [8.5] [8.6] [8.7] [8.8] [9.1] [9.2] [9.3] [9.4] [9.5] [9.6] [9.7] [10.1] [10.2] [10.3] [10.4] [10.5] [10.6] [10.7] [10.8] [11.1] [11.2] [11.3] [11.4] [11.5] [11.6] [11.7] [11.8] [12.1] [12.2] [12.3] [12.4] [12.5] [12.6] [12.7] [12.8]
DATE Executive Committee [1]
DATE Sponsors Committee [2]
Technical Program Topic Chairs [3]
Technical Program Committee [4]
Reviewers [5]
Foreword [6]
Best Paper Awards [7]
PH.D. Forum [8]
Call for Papers: DATE 2014 [9]
[10] Keynotes
[10]
[11] Smart Systems for Internet of Things [p. 1]
- Benedetto Vigna
[12]
[13] Creating a Sustainable Information and Communication Infrastructure [p. 2]
- Massoud Pedram
2.2: [14] Acceleration and Verification of ESL and Analog Systems
Moderators: Alper Sen - Bogazici University, TR; Daniel Grosse - University of Bremen, DE
[15]
[16] Optimized Out-of-Order Parallel Discrete Event Simulation Using Predictions [p. 3]
- Weiwei Chen and Rainer D&omuml;er
[17]
[18] Parallel Programming with SystemC for Loosely Timed Models: A Non-Intrusive Approach [p. 9]
- Matthieu Moy
[19]
[20] Accuracy vs Speed Tradeoffs in the Estimation of Fixed-Point Errors on Linear Time-Invariant Systems [p. 15]
- David Novo, Sara El Alaoui and Paolo Ienne
[21]
[22] Runtime Verification of Nonlinear Analog Circuits Using Incremental Time-Augmented RRT Algorithm [p. 21]
- Seyed Nematollah Ahmadyan, Jayanand Asok Kumar and Shobha Vasudevan
[23]
[24] An Automated Parallel Simulation Flow for Heterogeneous Embedded Systems [p. 27]
- Seyed Hosein, Attarzadeh Niaki and Ingo Sander
[25]
[26] Mutation Analysis with Coverage Discounting [p. 31]
- Peter Lisherness, Nicole Lesperance and Kwang-Ting (Tim) Cheng
[27]
[28] Scalable Fault Localization for SystemC TLM Designs [p. 35]
- Hoang M. Le, Daniel Große and Rolf Drechsler
2.3: [29] Energy Optimization in Multi-core Systems
Moderators: Thidapat Chantem - Utah State University, US; William Fornaciari - Politecnico di Milano, IT
[30]
[31] Cherry-Picking: Exploiting Process Variations in Dark-Silicon Homogeneous Chip Multi-Processors [p. 39]
- Bharathwaj Raghunathan, Yatish Turakhia, Siddharth Garg and Diana Marculescu
[32]
[33] Energy Optimization with Worst-Case Deadline Guarantee for Pipelined Multiprocessor Systems [p. 45]
- Gang Chen, Kai Huang, Christian Buckl and Alois Knoll
[34]
[35] Self-Adaptive Hybrid Dynamic Power Management for Many-Core Systems [p. 51]
- Muhammad Shafique, Benjamin Vogel and Jörg Henkel
[36]
[37] SmartCap: User Experience-Oriented Power Adaptation for Smartphone's Application Processor [p. 57]
- Xueliang Li, Guihai Yan, Yinhe Han and Xiaowei Li
[38]
[39] Runtime Power Estimation of Mobile AMOLED Displays [p. 61]
- Dongwon Kim, Wonwoo Jung and Hojung Cha
2.4: [40] Memory and Cache Architectures
Moderators: Georgi Gaydadjiev - Chalmers University of Technology, SE; Todd Austin - Michigan University Ann Arbor, US
[41]
[42] AVICA: An Access-time Variation Insensitive L1 Cache Architecture [p. 65]
- Seokin Hong and Soontae Kim
[43]
[44] Dual-addressing Memory Architecture for Two-dimensional Memory Access Patterns [p. 71]
- Yen-Hao Chen and Yi-Yu Liu
[45]
[46] Adaptive Cache Management for a Combined SRAM and DRAM Cache Hierarchy for Multi-cores [p. 77]
- Fazal Hameed, Lars Bauer and Jörg Henkel
[47]
[48] Combining RAM Technologies for Hard-error Recovery in L1 Data Caches Working at Very-low Power Modes [p. 83]
- Vicente Lorente, Alejandro Valero, Julio Sahuquillo, Salvador Petit, Ramon Canal, Pedro López and José Duato
[49]
[50] A Dual Grain Hit-Miss Detector for Large Die-Stacked DRAM Caches [p. 89]
- Michel El-Nacouzi, Islam Atta, Myrto Papadopoulou, Jason Zebchuk, Natalie Enright Jerger and Andreas Moshovos
[51]
[52] Reducing Writes in Phase-Change Memory Environments by Using Efficient Cache Replacement Policies [p. 93]
- Roberto Rodríguez-Rodríguez, Fernando Castro, Daniel Chaver, Luis Pinuel and Francisco Tirado
2.5: [53] Communications, Multimedia, and Consumer Electronics
Moderators: Theocharis Theocharides - University of Cyprus, CY; Amer Baghdadi - Telecom Bretagne/ Lab-STICC, FR
[54]
[55] Low Complexity QR-Decomposition Architecture Using the Logarithmic Number System [p. 97]
- Jochen Rust, Frank Ludwig and Steffen Paul
[56]
[57] Perceptual Quality Preserving SRAM Architecture for Color Motion Pictures [p. 103]
- Wen Yueh, Minki Cho and Saibal Mukhopadhyay
[58]
[59] Parameterized Area-efficient Multi-standard Turbo Decoder [p. 109]
- Purushotham Murugappa, Amer Baghdadi and Michel Jézéquel
[60]
[61] An H.264 Quad-FullHD Low-Latency Intra Video Encoder [p. 115]
- Muhammad Usman Karim Khan, Jan Micha Borrmann, Lars Bauer, Muhammad Shafique and Jörg Henkel
[62]
[63] A 100 GOPS ASP Based Baseband Processor for Wireless Communication [p. 121]
- Zhu Ziyuan, Tang Shan, Su Yongtao, Han Juan, Sun Gang and Shi Jinglin
[64]
[65] Hardware-Software Collaborative Complexity Reduction Scheme for the Emerging HEVC Intra Encoder [p. 125]
- Muhammad Usman Karim Khan, Muhammad Shafique, Mateus Grellert and Jörg Henkel
2.6: [66] HOT TOPIC: Reliability Challenges of Real-time Systems in Forthcoming Technology Nodes
Organizers and Moderators: Said Hamdioui - Delft University of Technology, NL; Dimitris Gizopoulos - University of Athens, GR
[67]
[68] Reliability Challenges of Real-Time Systems in Forthcoming Technology Nodes [p. 129]
- Said Hamdioui, Dimitris Gizopoulos, Groeseneken Guido, Michael Nicolaidis, Arnaud Grasset, Philippe Bonnot
2.7: [69] Safety Critical Real-Time Systems
Moderators: Michael Paulitsch - EADS, DE; Giuseppe Lipari - ENS - Cachan, FR
[70]
[71] Sensitivity Analysis for Arbitrary Activation Patterns in Real-time Systems [p. 135]
- Moritz Neukirchner, Sophie Quinton, Tobias Michaels, Philip Axer and Rolf Ernst
[72]
[73] PT-AMC: Integrating Preemption Thresholds into Mixed-Criticality Scheduling [p. 141]
- Qingling Zhao, Zonghua Gu and Haibo Zeng
[74]
[75] An Elastic Mixed-Criticality Task Model and Its Scheduling Algorithm [p. 147]
- Hang Su and Dakai Zhu
[76]
[77] An Open Platform for Mixed-Criticality Real-time Ethernet [p. 153]
- Gonzalo Carvajal and Sebastian Fischmeister
2.8: [78] HOT TOPIC: IP Subsystems: The Next Productivity Wave?
Organizers and Moderators: Wido Kruijtzer - Synopsys, NL; Luciano Lavagno - Politecnico di Torino, IT
[79]
[80] Modular SoC Integration with Subsystems: The Audio Subsystem Case [p. 157]
- Pieter van der Wolf and Ruud Derwig
[81]
[82] Configurability in IP Subsystems: Baseband Examples [p. 163]
- Pierre-Xavier Thomas, Grant Martin, David Heine, Dennis Moolenaar, and James Kim
[83]
[84] Configurable IO Integration to Reduce System-on-Chip Time to Market: DDR, PCIe Examples [p. 169]
- Frank Martin and Peter Bennett
[85]
[86] High-performance Imaging Subsystems and Their Integration in Mobile Devices [p. 170]
- Menno Lindwer and Mark Ruvald Pedersen
3.2: [87] PANEL: The Heritage of Mead & Conway: What Has Remained the Same, What Was Missed, What Has Changed, What Lies Ahead
Organizer: Marco Casale-Rossi - Synopsys, US
Moderators: Alberto Sangiovanni-Vincentelli - UCB, US; Marco Casale-Rossi - Synopsys, US
Panelists: Luca Carloni, Bernard Courtois, Hugo de Man, Antun Domic, and Jan Rabaey
[88]
[89] PANEL: The Heritage of Mead & Conway: What Has Remained the Same, What Was Missed, What Has Changed, What Lies Ahead [p. 171]
3.3: [90] Addressing Process and Delay Variation in High-Level Synthesis
Moderators: Lars Bauer - Karlsruhe Institute of Technology, DE; Hiroyuki Tomiyama - Ritsumeikan University, JP
[91]
[92] Profit Maximization through Process Variation Aware High Level Synthesis with Speed Binning [p. 176]
- Zhao Mengying, Orailoglu Alex and Xue Chun Jason
[93]
[94] Instruction-Set Extension under Process Variation and Aging Effects [p. 182]
- Yuko Hara-Azumi, Farshad Firouzi, Saman Kiamehr and Mehdi Tahoori
[95]
[96] Multispeculative Additive Trees in High-Level Synthesis [p. 188]
- Alberto A. Del Barrio, Roman Hermida, Seda Ogrenci Memik, Jose M. Mendis and Marla C. Molina
[97]
[98] Multi-Pumping for Resource Reduction in FPGA High-Level Synthesis [p. 194]
- Andrew Canis, Jason H. Anderson and Stephen D. Brown
[99]
[100] Resource-Constrained High-Level Datapath Optimization in ASIP Design [p. 198]
- Yuankai Chen and Hai Zhou
3.4: [101] Microarchitectural Techniques for Reliability
Moderators: Todd Austin - Michigan University Ann Arbor, US; Mladen Berekovic - Technical University of Braunschweig, DE
[102]
[103] Extracting Useful Computation from Error-Prone Processors for Streaming Applications [p. 202]
- Yavuz Yetim, Margaret Martonosi and Sharad Malik
[104]
[105] Orchestrator: A Low-cost Solution to Reduce Voltage Emergencies for Multi-threaded Applications [p. 208]
- Xing Hu, Guihai Yan, Yu Hu and Xiaowei Li
[106]
[107] Memory Array Protection: Check on Read or Check on Write? [p. 214]
- Panagiota Nikolaou, Yiannakis Sazeides, Lorena Ndreu, Emre Özer and Sachin Idgunji
[108]
[109] FaulTM: Error Detection and Recovery Using Hardware Transactional Memory [p. 220]
- Gulay Yalcin, Osman Unsal and Adrian Cristal
[110]
[111] Phoenix: Reviving MLC Blocks as SLC to Extend NAND Flash Devices Lifetime [p. 226]
- Xavier Jimenez, David Novo and Paolo Ienne
3.5: [112] Energy Efficient Mobile and Cloud Computing Systems
Moderators: Tajana Rosing - University of California San Diego, US; Theocharis Theocharides - University of Cyprus, CY
[113]
[114] SCC Thermal Model Identification via Advanced Bias-Compensated Least-Squares [p. 230]
- Roberto Diversi, Andrea Bartolini, Andrea Tilli, Francesco Beneventi and Luca Benini
[115]
[116] System and Circuit Level Power Modeling of Energy-Efficient 3D-Stacked Wide I/O DRAMs [p. 236]
- Karthik Chandrasekar, Christian Weis, Benny Akesson, Norbert Wehn and Kees Goossens
[117]
[118] Design of Low Energy, High Performance Synchronous and Asynchronous 64-Point FFT [p. 242]
- William Lee, Vikas S. Vij, Anthony R. Thatcher and Kenneth S. Stevens
[119]
[120] A Multi-Level Monte Carlo FPGA Accelerator for Option Pricing in the Heston Model [p. 248]
- Christian de Schryver, Pedro Torruella and Norbert Wehn
[121]
[122] Non-Speculative Double-Sampling Technique to Increase Energy-Efficiency in a High-Performance Processor [p. 254]
- Junyoung Park, Ameya Chaudhari and Jacob A. Abraham
[123]
[124] User-Aware Energy Efficient Streaming Strategy for Smartphone Based Video Playback Applications [p. 258]
- Hao Shen and Qinru Qiu
[125]
[126] Utility-Aware Deferred Load Balancing in the Cloud Driven by Dynamic Pricing of Electricity [p. 262]
- Muhammad Abdullah Adnan and Rajesh Gupta
[127]
[128] Leakage and Temperature Aware Server Control for Improving Energy Efficiency in Data Centers [p. 266]
- Marina Zapater, José L. Ayala, José M. Moya, Kalyan Vaidyanathan, Kenny Gross and Ayse K. Coskun
3.6: [129] Dealing with Timing Variation in Advanced Technologies
Moderators: Hans Manhaeve - Ridgetop Europe, BE; Saqib Khursheed - University of Southampton, UK
[130]
[131] MTTF-Balanced Pipeline Design [p. 270]
- Fabian Oboril and Mehdi B.Tahoori
[132]
[133] Efficient Variation-Aware Statistical Dynamic Timing Analysis for Delay Test Applications [p. 276]
- Marcus Wagner and Hans-Joachim Wunderlich
[134]
[135] SlackProbe: A Low Overhead In Situ On-line Timing Slack Monitoring Methodology [p. 282]
- Liangzhen Lai, Vikas Chandra, Robert Aitken and Puneet Gupta
[136]
[137] Capturing Post-Silicon Variation by Layout-aware Path-delay Testing [p. 288]
- Xiaolin Zhang, Jing Ye, Yu Hu and Xiaowei Li
[138]
[139] Adaptive Reduction of the Frequency Search Space for Multi-Vdd Digital Circuits [p. 292]
- Chandra K.H. Suresh, Ender Yilmaz, Sule Ozev and Ozgur Sinanoglu
3.7: [140] Timing Analysis
Moderators: Stefan Petters - CISTER/INESC-TEC, ISEP, PT; Michael Paulitsch - EADS, DE
[141]
[142] FIFO Cache Analysis for WCET Estimation: A Quantitative Approach [p. 296]
- Nan Guan, Xinping Yang, Mingsong Lv and Wang Yi
[143]
[144] Timing Analysis of Multi-Mode Applications on AUTOSAR Conform Multi-Core Systems [p. 302]
- Mircea Negrean, Sebastian Klawitter, Rolf Ernst
[145]
[146] Bounding SDRAM Interference: Detailed Analysis vs. Latency-Rate Analysis [p. 308]
- Hardik Shah, Alois Knoll and Benny Akesson
3.8: [147] HOT TOPIC: Design for Variability, Manufacturability, Reliability, and Debug: Many Faces of the Same Coin?
Organizer: Vikas Chandra - ARM, US
Moderators: Vikas Chandra - ARM, US; Kartik Mohanram - University of Pittsburgh, US
[148]
[149] Role of Design in Multiple Patterning: Technology Development, Design Enablement and Process Control [p. 314]
- Rani S. Ghaida and Puneet Gupta
[150]
[151] Overcoming Post-Silicon Validation Challenges through Quick Error Detection (QED) [p. 320]
- David Lin, Ted Hong, Yanjing Li, Farzan Fallah, Donald S. Gardner, Nagib Hakim and Subhasish Mitra
[152]
[153] Stochastic Degradation Modeling and Simulation for Analog Integrated Circuits in Nanometer CMOS [p. 326]
- Georges Gielen and Elie Maricau
4.2: [154] The Quest for Better NoCs
Moderators: Pascal Vivet - CEA-Leti, FR; Riccardo Locatelli - ST Microelectronics, FR
[155]
[156] A Transition-Signaling Bundled Data NoC Switch Architecture for Cost-effective GALS Multicore Systems [p. 332]
- Alberto Ghiribaldi, Davide Bertozzi and Steven M. Nowick
[157]
[158] SMART: A Single-Cycle Reconfigurable NoC for SoC Applications [p. 338]
- Chia-Hsin Owen Chen, Sunghyun Park, Tushar Krishna, Suvinay Subramanian, Anantha P. Chandrakasan and Li-Shiuan Peh
[159]
[160] Switch Folding: Network-on-Chip Routers with Time-Multiplexed Output Ports [p. 344]
- G. Dimitrakopoulos, N. Georgiadis, C. Nicopoulos and E. Kalligeros
[161]
[162] An Efficient Network-on-Chip Architecture Based on Isolating Local and Non-Local Communications [p. 350]
- Vahideh Akhlaghi, Mehdi Kamal, Ali Afzali-Kusha and Massoud Pedram
[163]
[164] SVR-NoC: A Performance Analysis Tool for Network-on-Chips Using Learning-based Support Vector Regression Model [p. 354]
- Zhiliang Qian, Da-Cheng Juan, Paul Bogdan, Chi-Ying Tsui, Diana Marculescu and Radu Marculescu
4.3: [165] EMBEDDED TUTORIAL: Reliability Analysis Reloaded: How Will We Survive?
Organizers: Goerschwin Fey - University of Bremen, DE; Matteo Sonza Reorda - Politecnico di Torino, IT
Moderators: Bernd Becker - University of Freiburg, DE; Xavier Vera - Intel, ES
[166]
[167] Reliability Analysis Reloaded: How Will We Survive? [p. 358]
- Robert Aitken, Görschwin Fey, Zbigniew T. Kalbarczyk, Frank Reichenbach, Matteo Sonza Reorda
4.4: [168] Emerging Solutions to Manage Energy/Performance Trade-Offs along the Memory Hierarchy
Moderators: Mladen Berekovic - Technical University of Braunschweig, DE; Cristina Silvano - Politecnico di Milano, IT
[169]
[170] MALEC: A Multiple Access Low Energy Cache [p. 368]
- Matthias Boettcher, Giacomo Gabrielli, Bashir M. Al-Hashimi and Danny Kershaw
[171]
[172] TreeFTL: Efficient RAM Management for High Performance of NAND Flash-based Storage Systems [p. 374]
- Chundong Wang and Weng-Fai Wong
[173]
[174] DA-RAID-5: A Disturb Aware Data Protection Technique for NAND Flash Storage Systems [p. 380]
- Jie Guo, Wujie Wen, Yaojun Zhang Li, Sicheng Li, Hai Li and Yiran Chen
[175]
[176] Exploiting Subarrays inside a Bank to Improve Phase Change Memory Performance [p. 386]
- Jianhui Yue and Yifeng Zhu
[177]
[178] Future of GPGPU Micro-Architectural Parameters [p. 392]
- Cedric Nugteren, Gert-Jan van den Braak and Henk Corporaal
[179]
[180] Synchronizing Code Execution on Ultra-Low-Power Embedded Multi-Channel Signal Analysis Platforms [p. 396]
- Ahmed Yasir Dogan, Rubén Braojos, Jeremy Constantin, Giovanni Ansaloni, Andreas Burg and David Atienza
[181]
[182] Using Synchronization Stalls in Power-aware Accelerators [p. 400]
- Ali Jooya and Amirali Baniasadi
4.5: [183] Device Identification and Protection
Moderators: Patrick Koeberl - Intel Labs, DE; Roel Maes - Intrinsic-ID, NL
[184]
[185] Comprehensive Analysis of Software Countermeasures against Fault Attacks [p. 404]
- Nikolaus Theißing, Dominik Merli, Michael Smola, Frederic Stumpf and Georg Sigl
[186]
[187] An EDA-Friendly Protection Scheme against Side-Channel Attacks [p. 410]
- Ali Galip Bayrak, Nikola Velickovic, Francesco Regazzoni, David Novo, Philip Brisk and Paolo Ienne
[188]
[189] Design and Implementation of a Group-based RO PUF [p. 416]
- Chi-En Yin, Gang Qu and Qiang Zhou
[190]
[191] ClockPUF: Physical Unclonable Functions Based on Clock Networks [p. 422]
- Yida Yao, MyungBo Kim, Jianmin Li, Igor L. Markov and Farinaz Koushanfar
[192]
[193] Memristor PUFs: A New Generation of Memory-based Physically Unclonable Functions [p. 428]
- Patrick Koeberl, Ünal Kocabas and Ahmad-Reza Sadeghi
[194]
[195] Wireless Sensor Network Simulation for Security and Performance Analysis [p. 432]
- A. Díaz, P. Sanchez, J. Sancho and J. Rico
4.6: [196] New Techniques for Test Pattern Generation
Moderators: Sudhakar Reddy - University of Iowa, US; Matteo Sonza Reorda - Politecnico di Torino, IT
[197]
[198] Accurate QBF-based Test Pattern Generation in Presence of Unknown Values [p. 436]
- Stefan Hillebrecht, Michael A. Kochte, Dominik Erb, Hans-Joachim Wunderlich and Bernd Becker
[199]
[200] Test Solution for Data Retention Faults in Low-Power SRAMs [p. 442]
- L. B. Zordan, A. Bosio, L. Dilillo, P. Girard, A. Todri, A. Virazel and N. Badereddine
[201]
[202] Efficient SAT-based Dynamic Compaction and Relaxation for Longest Sensitizable Paths [p. 448]
- Matthias Sauer, Sven Reimer, Tobias Schubert, Ilia Polian and Bernd Becker
[203]
[204] Process-Variation-Aware Iddq Diagnosis for Nano-Scale CMOS Designs - The First Step [p. 454]
- Chia-Ling (Lynn) Chang, Charles H.-P. Wen and Jayanta Bhadra
4.7: [205] HOT TOPIC: Security Challenges in Automotive Hardware/Software Architecture Design
Organizer: Samarjit Chakraborty - TU Munich, DE
Moderators: Jason Xue - City Univ. of Hong Kong, HK; Dip Goswami - TU Munich, DE
[206]
[207] Security Challenges in Automotive Hardware/Software Architecture Design [p. 458]
- Florian Sagstetter, Martin Lukasiewycz, Sebastian Steinhorst; Marko Wolf, Alexandre Bouard, William R. Harris, Somesh Jha, Thomas Peyrin, Axel Poschmann, Samarjit Chakraborty
5.1: [208] HOT TOPIC - System Approaches to Energy-Efficiency
Organizer: Ahmed Jerraya - CEA-Leti-MINATEC, FR
Moderators: Patrick Blouet - ST Ericsson, FR; Ahmed Jerraya - CEA-Leti-MINATEC, FR
[209]
[210] Experiences with Mobile Processors for Energy Efficient HPC [p. 464]
- Nikola Rajovic, Alejandro Rico, James Vipond, Isaac Gelado, Nikola Puzovic and Alex Ramirez
[211]
[212] What Designs for Coming Supercomputers? [p. 469]
- Xavier Vigouroux
[213]
[214] Energy-Efficient In-Memory Database Computing [p. 470]
- Wolfgang Lehner
[215]
[216] Performance Analysis of HPC Applications on Low-Power Embedded Platforms [p. 475]
- Luka Stanisic, Brice Videau, Johan Cronsioe, Augustin Degomme, Vania Marangozova-Martin, Arnaud Legrand, Jean-François Méhaut
5.2: [217] PANEL: Can Energy Harvesting Deliver Enough Power for Automotive Electronics?
Organizers: Tom Kazmierski - University of Southampton, UK; Christoph Grimm - TU Kaiserslautern, DE
Moderators: Peter Neumann - Edacentrum, DE; Norbert Wehn - TU Kaiserslautern, DE
[218]
[219] Alternative Power Supply Concepts for Self-Sufficient Wireless Sensor Nodes by Energy Harvesting [p. 481]
- Robert Kappel, Günter Hofer, Gerald Holweg, Thomas Herndl
[220]
[221] Adaptable, High Performance Energy Harvesters [p. 482]
- Paul D. Mitcheson
[222]
[223] Ultra-Low Power: An EDA Challenge [p. 483]
- Christoph Grimm, Javier Moreno, Xiao Pan
[224]
[225] DoE-based Performance Optimization of Energy Management in Sensor Nodes Powered by Tunable Energy-Harvesters [p. 484]
- Tom J. Kazmierski, Leran Wang, Bashir Al-Hashimi, Geoff Merrett
5.3: [226] Post-Silicon Debug Techniques
Moderators: Jaan Raik - Tallinn University of Technology, EE; Adrian Evans - iRoC Technologies, FR
[227]
[228] A Hybrid Approach for Fast and Accurate Trace Signal Selection for Post-Silicon Debug [p. 485]
- Min Li and Azadeh Davoodi
[229]
[230] Machine Learning-based Anomaly Detection for Post-silicon Bug Diagnosis [p. 491]
- Andrew DeOrio, Qingkun Li, Matthew Burgess and Valeria Bertacco
[231]
[232] Space Sensitive Cache Dumping for Post-silicon Validation [p. 497]
- Sandeep Chandran, Smruti R. Sarangi and Preeti Ranjan Panda
[233]
[234] Fast and Accurate BER Estimation Methodology for I/O Links Based on Extreme Value Theory [p. 503]
- Alessandro Cevrero, Nestor Evmorfopoulos, Charalampos Antoniadis, Paolo Ienne, Yusuf Leblebici, Andreas Burg and George Stamoulis
[235]
[236] Automated Determination of Top Level Control Signals [p. 509]
- Rohit Kumar Jain, Praveen Tiwari and Soumen Ghosh
5.4: [237] Novel Approaches for Real-Time Architectures
Moderators: Cristina Silvano - Politecnico di Milano, IT; Andreas Moshovos - University of Toronto, CA
[238]
[239] A Cache Design for Probabilistically Analysable Real-time Systems [p. 513]
- Leonidas Kosmidis, Jaume Abella, Eduardo Quiñones and Francisco J. Cazorla
[240]
[241] MARTHA: Architecture for Control and Emulation of Power Electronics and Smart Grid Systems [p. 519]
- Michel A. Kinsy, Ivan Celanovic, Omer Khan and Srinivas Devadas
[242]
[243] Conservative Open-Page Policy for Mixed Time-Criticality Memory Controllers [p. 525]
- Sven Goossens, Benny Akesson and Kees Goossens
[244]
[245] An Efficient and Flexible Hardware Support for Accelerating Synchronization Operations on the STHORM Many-Core Architecture [p. 531]
- Farhat Thabet, Yves Lhuillier, Caaliph Andriamisaina, Jean-Marc Philippe and Raphaël David
5.5: [246] Error-Aware Adaptive Modern Computing Architectures
Moderators: Marco Santambroglio - Politecnico di Milano, IT; Marian Verhelst - Katholieke Universiteit Leuven, BE
[247]
[248] Hot-Swapping Architecture with Back-biased Testing for Mitigation of Permanent Faults in Functional Unit Array [p. 535]
- Zoltán Endre Rákossy, Masayuki Hiromoto, Hiroshi Tsutsui, Takashi Sato, Yukihiro Nakamura and Hiroyuki Ochi
[249]
[250] Variation-tolerant OpenMP Tasking on Tightly-coupled Processor Clusters [p. 541]
- Abbas Rahimi, Andrea Marongiu, Paolo Burgio, Rajesh K.Gupta and Luca Benini
[251]
[252] Accurate and Efficient Reliability Estimation Techniques during ADL-Driven Embedded Processor Design [p. 547]
- Zheng Wang, Kapil Singh, Chao Chen and Anupam Chattopadhyay
5.6: [253] Advances in Mixed-Signal, RF, and MEMS Testing
Moderators: Salvador Mir - TIMA Laboratory, FR; Adoración Rueda - University of Seville, ES
[254]
[255] Handling Discontinuous Effects in Modeling Spatial Correlation of Wafer-level Analog/RF Tests [p. 553]
- Ke Huang, Nathan Kupp, John M. Carulli, Jr. and Yiorgos Makris
[256]
[257] Fault Detection, Real-Time Error Recovery, and Experimental Demonstration for Digital Microfluidic Biochips [p. 559]
- Kai Hu, Bang-Ning Hsu, Andrew Madison, Krishnendu Chakrabarty and Richard Fair
[258]
[259] Fault Analysis and Simulation of Large Scale Industrial Mixed-Signal Circuits [p. 565]
- Ender Yilmaz, Geoff Shofner, LeRoy Winemberg and Sule Ozev
[260]
[261] Electrical Calibration of Spring-Mass MEMS Capacitive Accelerometers [p. 571]
- Lingfei Deng, Vinay Kundur, Naveen Sai Jangala Naga, Muhlis Kenan Ozel, Ender Yilmaz, Sule Ozev, Bertan Bakkaloglu, Sayfe Kiaei, Divya Pratab and Tehmoor Dar
5.7: [262] Compilers and Software Synthesis for Embedded Systems
Moderators: Björn Franke - University of Edinburgh, UK; Heiko Falk - Ulm University, DE
[263]
[264] Optimizing Remote Accesses for Offloaded Kernels: Application to High-Level Synthesis for FPGA [p. 575]
- Christophe Alias, Alain Darte and Alexandru Plesco
[265]
[266] Sequentially Constructive Concurrency - A Conservative Extension of the Synchronous Model of Computation [p. 581]
- Reinhard von Hanxleden, Michael Mendler, Joaquin Aguado, Björn Duderstadt, Insa Fuhrmann, Christian Motika, Stephen Mercer and Owen O'Brien
[267]
[268] Fast and Accurate Cache Modeling in Source-Level Simulation of Embedded Software [p. 587]
- Zhonglei Wang and Jörg Henkel
[269]
[270] Automatic and Efficient Heap Data Management for Limited Local Memory Multicore Architectures [p. 593]
- Ke Bai and Aviral Shrivastava
[271]
[272] Software Enabled Wear-Leveling for Hybrid PCM Main Memory on Embedded Systems [p. 599]
- Jingtong Hu, Qingfeng Zhuge, Chun Jason Xue, Wei-Che Tseng, and Edwin H.-M.Sha
[273]
[274] Probabilistic Timing Analysis on Conventional Cache Designs [p. 603]
- Leonidas Kosmidis, Charlie Curtsinger, Eduardo Quiñones, Jaume Abella, Emery Berger and Francisco J. Cazorla
6.1: [275] EMBEDDED TUTORIAL - HW-SW Architecture Approaches to Energy-Efficiency
Organizer: Ahmed Jerraya - CEA-Leti-MINATEC, FR
Moderators: Agnès Fritsch - Thales Group, FR; Ahmed Jerraya - CEA-Leti-MINATEC, FR
[276]
[277] HW-SW Integration for Energy-Efficient/Variability-Aware Computing [p. 607]
- Gasser Ayad, Andrea Acquaviva, Enrico Macii, Brahim Sahbi, Romain Lemaire
6.2: [278] HOT TOPIC: Emerging Nanoscale Devices: A Booster for High Performance Computing
Organizers: Pierre-Emmanuel Gaillardon - EPFL, CH; Giovanni De Micheli - EPFL, CH
Moderators: Giovanni De Micheli - EPFL, CH; Ahmed Jerraya - CEA, LETI, Minatec, FR
[279]
[280] Near-Threshold Voltage Design in Nanoscale CMOS [p. 612]
- Vivek De
[281]
[282] Ultra-Wide Voltage Range Designs in Fully-Depleted Silicon-On-Insulator FETs [p. 613]
- E. Beigne, A. Valentian, B. Giraud, O. Thomas, T. Benoist, Y. Thonnart, S. Bernard, G. Moritz, O. Billoint, Y. Maneglia, P. Flatresse, J.P. Noel, F. Abouzeid, B. Pelloux- Prayer, A. Grover, S. Clerc, P. Roche, J. Le Coz, S. Engels and R. Wilson
[283]
[284] Carbon Nanotube Circuits: Opportunities and Challenges [p. 619]
- Hai Wei, Max Shulaker, Gage Hills, Hong-Yu Chen, Chi-Shuen Lee, Luckshitha Liyanage, Jie Zhang, H.-S. Philip Wong and Subhasish Mitra
[285]
[286] Vertically-Stacked Double-Gate Nanowire FETs with Controllable Polarity: From Devices to Regular ASICs [p. 625]
- Pierre-Emmanuel Gaillardon, Luca Gaetano Amarù, Shashikanth Bobba, Michele De Marchi, Davide Sacchetto, Yusuf Leblebici and Giovanni De Micheli
6.3: [287] Verification and Simulation Support for Architecture
Moderators: Valeria Bertacco - University of Michigan, US; Elena Vatajelu - LIRMM, FR
[288]
[289] On-the-fly Verification of Memory Consistency with Concurrent Relaxed Scoreboards [p. 631]
- Leandro S. Freitas, Eberle A. Rambo and Luiz C. V. dos Santos
[290]
[291] Fast Cache Simulation for Host-Compiled Simulation of Embedded Software [p. 637]
- Kun Lu, Daniel Müller-Gritschneder and Ulf Schlichtmann
[292]
[293] A Critical-Section-Level Timing Synchronization Approach for Deterministic Multi-Core Instruction-Set Simulations [p. 643]
- Fan-Wei Yu, Bo-Han Zeng, Yu-Hung Huang, Hsin-I Wu, Che-Rung Lee and Ren-Song Tsay
[294]
[295] Multi-level Phase Analysis for Sampling Simulation [p. 649]
- Jiaxin Li, Weihua Zhang, Haibo Chen and Binyu Zang
[296]
[297] Hypervised Transient SPICE Simulations of Large Netlists & Workloads on Multi-Processor Systems [p. 655]
- Grigorios Lyras, Dimitrios Rodopoulos, Antonis Papanikolaou and Dimitrios Soudris
6.4: [298] Design Space Exploration for Application Specific Architectures
Moderators: Andreas Moshovos - University of Toronto, CA; Georgi Gaydadjiev - Chalmers University of Technology, SE
[299]
[300] A Meta-Model Assisted Coprocessor Synthesis Framework for Compiler/Architecture Parameters Customization [p. 659]
- Sotirios Xydis, Gianluca Palermo, Vittorio Zaccaria and Cristina Silvano
[301]
[302] Energy-Efficient Memory Hierarchy for Motion and Disparity Estimation in Multiview Video Coding [p. 665]
- Felipe Sampaio, Bruno Zatt, Muhammad Shafique, Luciano Agostini, Sergio Bampi and Jörg Henkel
[303]
[304] Improving Simulation Speed and Accuracy for Many-Core Embedded Platforms with Ensemble Models [p. 671]
- E. Paone, N. Vahabi, V. Zaccaria, C. Silvano, D. Melpignano, G. Haugou and T. Lepley
[305]
[306] Statically-scheduled Application-specific Processor Design: A Case-study on MMSE MIMO Equalization [p. 677]
- Mostafa Rizk, Amer Baghdadi, Michel Jézéquel, Yasser Mohana and Youssef Atat
[307]
[308] Exploring Resource Mapping Policies for Dynamic Clustering on NoC-based MPSoCs [p. 681]
- Gustavo Girão, Thiago Santini and Flávio R. Wagner
[309]
[310] Characterizing the Performance Benefits of Fused CPU/GPU Systems Using FusionSim [p. 685]
- Vitaly Zakharenko, Tor Aamodt and Andreas Moshovos
6.5: [311] Reliable Multi-Processor Computing Systems Design
Moderators: Jose Ayala - Complutense University of Madrid, ES; Vincenzo Rana - EPFL, CH
[312]
[313] Reliability-Driven Task Mapping for Lifetime Extension of Networks-on-Chip Based Multiprocessor Systems [p. 689]
- Anup Das, Akash Kumar and Bharadwaj Veeravalli
[314]
[315] A Work-Stealing Scheduling Framework Supporting Fault Tolerance [p. 695]
- Yizhuo Wang, Weixing Ji, Feng Shi and Qi Zuo
[316]
[317] A Cost-Effective Selective TMR for Heterogeneous Coarse-Grained Reconfigurable Architectures Based on DFG-Level Vulnerability Analysis [p. 701]
- Takashi Imagawa, Hiroshi Tsutsui, Hiroyuki Ochi and Takashi Sato
[318]
[319] CSER: HW/SW Configurable Soft-Error Resiliency for Application Specific Instruction-Set Processors [p. 707]
- Tuo Li, Muhammad Shafique, Semeen Rehman, Swarnalatha Radhakrishnan, Roshan Ragel, Jude Angelo Ambrose, Jörg Henkel and Sri Parameswaran
[320]
[321] Reliability Analysis for Integrated Circuit Amplifiers Used in Neural Measurement Systems [p. 713]
- Nico Hellwege, Nils Heidmann, Dagmar Peters-Drolshagen and Steffen Paul
[322]
[323] On-Line Testing of Permanent Radiation Effects in Reconfigurable Systems [p. 717]
- Luca Cassano, Dario Cozzi, Sebastian Korf, Jens Hagemeyer, Mario Porrmann and Luca Sterpone
[324]
[325] An Approach for Redundancy in FlexRay Networks Using FPGA Partial Reconfiguration [p. 721]
- Shanker Shreejith, Kizheppatt Vipin, Suhaib A Fahmy and Martin Lukasiewycz
6.6: [326] HOT TOPIC: Energy-Efficient Design and Test Techniques for Future Multi-Core Systems
Organizer: Krishnendu Chakrabarty - Duke University, US
Moderators: Mehdi Tahoori - Karlsruhe Institute of Technology, DE; Paul Pop - Technical University of Denmark, DK
[327]
[328] Energy-Efficient Multicore Chip Design through Cross-Layer Approach [p. 725]
- Paul Wettin, Jacob Murray, Partha Pande, Behrooz Shirazi and Amlan Ganguly
[329]
[330] Breaking the Energy Barrier in Fault-Tolerant Caches for Multicore Systems [p. 731]
- Paul Ampadu, Meilin Zhang and Vladimir Stojanovic
[331]
[332] Testing for SoCs with Advanced Static and Dynamic Power-Management Capabilities [p. 737]
- Xrysovalantis Kavousianos and Krishnendu Chakrabarty
[333]
[334] Towards Adaptive Test of Multi-core RF SoCs [p. 743]
- Rajesh Mittal, Lakshmanan Balasubramanian, Chethan Kumar Y.B., V. R. Devanathan, Mudasir Kawoosa and Rubin A. Parekhji
6.7: [335] Model-Based Design and Verification for Embedded Systems
Moderators: Wang Yi' - Uppsala University, SE; Saddek Bensalem - Verimag, FR
[336]
[337] A Satisfiability Approach to Speed Assignment for Distributed Real-Time Systems [p. 749]
- Pratyush Kumar, Devesh B. Chokshi and Lothar Thiele
[338]
[339] Data Mining MPSoC Simulation Traces to Identify Concurrent Memory Access Patterns [p. 755]
- Sofiane Lagraa, Alexandre Termier and Frédéric Pétrot
[340]
[341] Model-Based Energy Optimization of Automotive Control Systems [p. 761]
- Joost-Pieter Katoen, Thomas Noll, Hao Wu, Thomas Santen and Dirk Seifert
[342]
[343] Formal Analysis of Sporadic Bursts in Real-Time Systems [p. 767]
- Sophie Quinton, Mircea Negrean and Rolf Ernst
7.1: [344] HOT TOPIC - Many-Core SoC Approaches to Energy-Efficiency
Organizer: Ahmed Jerraya - CEA-Leti-MINATEC, FR
Moderators: Marc Duranton - CEA, FR; Ahmed Jerraya - CEA-Leti-MINATEC, FR
[345]
[346] Development of Low Power Many-Core SoC for Multimedia Applications [p. 773]
- Takashi Miyamori, Hui Xu, Takeshi Kodaka, Hiroyuki Usui, Toru Sano and Jun Tanabe
[347]
[348] SoC Low-Power Practices for Wireless Applications [p. 778]
- Nicolas Darbel and Stephane Lecomte
[349]
[350] 3D Integration for Power-Efficient Computing [p. 779]
- D. Dutoit, E. Guthmuller, I. Miro-Panades
7.2: [351] Formal Verification Algorithms and Models
Moderators: Christoph Scholl - University of Freiburg, DE; Jason Baumgartner - IBM, US
[352]
[353] Verifying Safety and Liveness for the FlexTM Hybrid Transactional Memory [p. 785]
- Parosh Abdulla, Sandhya Dwarkadas, Ahmed Rezine, Arrvindh Shriraman and Yunyun Zhu
[354]
[355] QF_BV Model Checking with Property Directed Reachability [p. 791]
- Tobias Welp and Andreas Kuehlmann
[356]
[357] A Semi-Canonical Form for Sequential AIGs [p. 797]
- Alan Mishchenko, Niklas Een, Robert Brayton, Michael Case, Pankaj Chauhan and Nikhil Sharma
[358]
[359] Fast Cone-Of-Influence Computation and Estimation in Problems with Multiple Properties [p. 803]
- C. Loiacono, M. Palena, P. Pasini, D. Patti, S. Quer, S. Ricossa, D. Vendraminetto and J. Baumgartner
[360]
[361] Using Cubes of Non-state Variables with Property Directed Reachability [p. 807]
- John D. Backes and Marc D. Riedel
[362]
[363] Bridging the Gap between Dual Propagation and CNF-based QBF Solving [p. 811]
- Alexandra Goultiaeva, Martina Seidl and Armin Biere
7.3: [364] Dynamic Reconfiguration
Moderators: Diana Goehringer - Karlsruhe Institute of Technology, DE; Fabrizio Ferrandi - Politecnico di Milano, IT
[365]
[366] Dynamic Configuration Prefetching Based on Piecewise Linear Prediction [p. 815]
- Adrian Lifa, Petru Eles and Zebo Peng
[367]
[368] An Automatic Tool Flow for the Combined Implementation of Multi-mode Circuits [p. 821]
- Brahim Al Farisi, Karel Bruneel, João M. P. Cardoso and Dirk Stroobandt
[369]
[370] Support for Dynamic Issue Width in VLIW Processors Using Generic Binaries [p. 827]
- Anthony Brandon and Stephan Wong
[371]
[372] The RecoBlock SoC Platform: A Flexible Array of Reusable Run-Time-Reconfigurable IP-Blocks [p. 833]
- Byron Navas, Ingo Sander and Johnny Öberg
[373]
[374] DANCE: Distributed Application-aware Node Configuration Engine in Shared Reconfigurable Sensor Networks [p. 839]
- Chih-Ming Hsieh, Zhonglei Wang and Jörg Henkel
[375]
[376] Hybrid Interconnect Design for Heterogeneous Hardware Accelerators [p. 843]
- Cuong Pham-Quoc, Jan Heisswolf, Stephan Werner, Zaid Al-Ars, Jürgen Becker and Koen Bertels
7.4: [377] Emerging Memory
Moderators: Ian O'Connor - Lyon Institute of Nanotechnology, FR; Siddharth Garg - University of Waterloo, CA
[378]
[379] OAP: An Obstruction-Aware Cache Management Policy for STT-RAM Last-Level Caches [p. 847]
- Jue Wang, Xiangyu Dong and Yuan Xie
[380]
[381] STT-RAM Designs Supporting Dual-Port Accesses [p. 853]
- Xiuyuan Bi, Mohamed Anis Weldon and Hai Li
[382]
[383] Low Cost Power Failure Protection for MLC NAND Flash Storage Systems with PRAM/DRAM Hybrid Buffer [p. 859]
- Jie Guo, Jun Yang, Youtao Zhang and Yiran Chen
[384]
[385] SPaC: A Segment-based Parallel Compression for Backup Acceleration in Nonvolatile Processors [p. 865]
- Xiao Sheng, Yiqun Wang, Yongpan Liu and Huazhong Yang
[386]
[387] The Design of Sustainable Wireless Sensor Network Node Using Solar Energy and Phase Change Memory [p. 869]
- Ping Zhou, Youtao Zhang and Jun Yang
[388]
[389] Optical Look Up Table [p. 873]
- Zhen Li, Sébastien Le Beux, Christelle Monat, Xavier Letartre and Ian O'Connor
[390]
[391] A Verilog-A Model for Reconfigurable Logic Gates Based on Graphene pn-Junctions [p. 877]
- Sandeep Miryrala, Mehrdad Montazeri, Andrea Calimera, Enrico Macii and Massimo Poncino
7.5: [392] Energy-efficient Architectures and Software Design for Power-constrained Systems
Moderators: Geoff Merrett - University of Southampton, UK; Gangadhar Garipelli - EPFL, CH
[393]
[394] Optimal Control of a Grid-Connected Hybrid Electrical Energy Storage System for Homes [p. 881]
- Yanzhi Wang, Xue Lin, Massoud Pedram, Sangyoung Park and Naehyuck Chang
[395]
[396] Radar Signature in Multiple Target Tracking System for Driver Assistant Application [p. 887]
- Haisheng Liu and Smail Niar
[397]
[398] Development of a Fully Implantable Recording System for ECoG Signals [p. 893]
- Jonas Pistor, Janpeter Hoeffmann, David Rotermund, Elena Tolstosheeva, Tim Schellenberg, Dmitriy Boll, Victor Gordillo-Gonzales, Sunita Mandon, Dagmar Peters-Drolshagen, Andreas Kreiter, Martin Schneider, Walter Lang, Klaus Pawelzik and Steffen Paul
[399]
[400] A Methodology for Embedded Classification of Heartbeats Using Random Projections [p. 899]
- Rubén Braojos, Giovanni Ansaloni and David Atienza
[401]
[402] A Survy of Multi-Source Energy Harvesting Systems [p. 905]
- Alex S. Weddell, Michele Magno, Geoff V. Merrett, Davide Brunelli, Bashir M. Al-Hashimi and Luca Benini
[403]
[404] Capital Cost-Aware Design and Partial Shading-Aware Architecture Optimization of a Reconfigurable Photovoltaic System [p. 909]
- Yanzhi Wang, Xue Lin, Massoud Pedram, Jaemin Kim and Naehyuck Chang
[405]
[406] An Ultra-Low Power Hardware Accelerator Architecture for Wearable Computers Using Dynamic Time Warping [p. 913]
- Reza Lotfian and Roozbeh Jafari
[407]
[408] Efficient Cache Architectures for Reliable Hybrid Voltage Operation Using EDC Codes [p. 917]
- Bojan Maric, Jaume Abella and Mateo Valero
7.6: [409] On-Line Approaches towards Processor Resilience
Moderators: Yiorgos Makris - University of Dallas, US; Xavier Vera - Intel, ES 7.6.1 885
[410]
[411] Efficient Software-Based Fault Tolerance Approach on Multicore Platforms [p. 921]
- Hamid Mushtaq, Zaid Al-Ars and Koen Bertels
[412]
[413] Using Explicit Output Comparisons for Fault Tolerant Scheduling (FTS) on Modern High-Performance Processors [p. 927]
- Yue Gao, Sandeep K. Gupta and Melvin A. Breuer
[414]
[415] Low Cost Permanent Fault Detection Using Ultra-Reduced Instruction Set Co-Processors [p. 933]
- Sundaram Ananthanarayan, Siddharth Garg, Hiren D. Patel
[416]
[417] Improving Fault Tolerance Utilizing Hardware-Software-Co-Synthesis [p. 939]
- Heinz Riener, Stefan Frehse and Görschwin Fey
[418]
[419] A Dynamic Self-Adaptive Correction Method for Error Resilient Application [p. 943]
- Luming Yan, Huaguo Liang, Zhengfeng Huang
7.7: [420] EMBEDDED TUTORIAL: From Multi-core SoC to Scale-out Processors
Organizer: Luca Fanucci - University of PISA, IT
Moderators: Marcello Coppola - STMicroelectronics, FR; Luca Fanucci - University of Pisa, IT
[421]
[422] >From Embedded Multi-core SoCs to Scale-out Processors [p. 947]
- Marcello Coppola, Babak Falsafi, John Goodacre and George Kornaros
8.1: [423] HOT TOPIC - Fabrication Technology Approaches to Energy-Efficiency
Organizer: Ahmed Jerraya - CEA-Leti-MINATEC, FR
Moderator: Ahmed Jerraya - CEA-Leti-MINATEC, FR
[424]
[425] UTBB FD-SOI: A Process/Design Symbiosis for Breakthrough Energy-efficiency [p. 952]
- Philippe Magarshack, Philippe Flatresse and Giorgio Cesana
[426]
[427] Wireless Interconnect for Board and Chip Level [p. 958]
- Gerhard P. Fettweis, Najeeb ul Hassan, Lukas Landau and Erik Fischer
[428]
[429] Future Memory and Interconnect Technologies [p. 964]
- Yuan Xie
8.2: [430] Scheduling for Real-Time Embedded Systems
Moderators: Wido Kruijtzer - Synopsys, NL; Jan Madsen - Technical University of Denmark, DK
[431]
[432] Optimized Scheduling of Multi-IMA Partitions with Exclusive Region for Synchronized Real- Time Multi-Core Systems [p. 970]
- Jung-Eun Kim, Man-Ki Yoon, Sungjin Im, Richard Bradford and Lui Sha
[433]
[434] Quality-Aware Media Scheduling on MPSoC Platforms [p. 976]
- Deepak Gangadharan, Samarjit Chakraborty and Roger Zimmermann
[435]
[436] Priority Assignment for Event-triggered Systems Using Mathematical Programming [p. 982]
- Martin Lukasiewycz, Sebastian Steinhorst and Samarjit Chakraborty
[437]
[438] Efficient and Scalable OpenMP-based System-level Design [p. 988]
- Alessandro Cilardo, Luca Gallo, Antonino Mazzeo and Nicola Mazzocca
[439]
[440] Utilizing Voltage-Frequency Islands in C-to-RTL Synthesis for Streaming Applications [p. 992]
- Xinyu He, Shuangchen Li, Yongpan Liu, X. Sharon Hu and Huazhong Yang
8.3: [441] Logic Synthesis Techniques
Moderators: Michel Berkelaar - Delft University of Technology, NL; Jordi Cortadella - Universitat Politècnica Catalunya, ES
[442]
[443] Minimization of P-Circuits Using Boolean Relations [p. 996]
- Anna Bernasconi, Valentina Ciriani, Gabriella Trucco and Tiziano Villa
[444]
[445] Intuitive ECO Synthesis for High Performance Circuits [p. 1002]
- Haoxing Ren, Ruchir Puri, Lakshmi Reddy, Smita Krishnaswamy, Cindy Washburn, Joel Earl and Joachim Keinert
[446]
[447] Retiming for Soft Error Minimization under Error-Latching Window Constraints [p. 1008]
- Yinghai Lu and Hai Zhou
[448]
[449] Biconditional BDD: A Novel Canonical BDD for Logic Synthesis Targeting XOR-rich Circuits [p. 1014]
- Luca Amarú, Pierre-Emmanuel Gaillardon and Giovanni De Micheli
[450]
[451] Optimizing BDDs for Time-Series Dataset Manipulation [p. 1018]
- Stergios Stergiou and Jawahar Jain
[452]
[453] Incorporating the Impacts of Workload-Dependent Runtime Variations into Timing Analysis [p. 1022]
- Farshad Firouzi, Saman Kiamehr, Mehdi Tahoori and Sani Nassif
8.4: [454] High-Speed Robust NoCs
Moderators: Luca Carloni - Columbia University, US; Georgios Dimitrakopoulos - Thrace University, GR
[455]
[456] Exploring Topologies for a Source-synchronous Ring-based Network-on-Chip [p. 1026]
- Ayan Mandal, Sunil P. Khatri and Rabi N. Mahapatra
[457]
[458] Proactive Aging Management in Heterogeneous NoCs through a Criticality-driven Routing Approach [p. 1032]
- Dean Michael Ancajas, Koushik Chakraborty and Sanghamitra Roy
[459]
[460] Sensor-wise Methodology to Face NBTI Stress of NoC Buffers [p. 1038]
- Davide Zoni and William Fornaciari
[461]
[462] An Area-efficient Network Interface for a TDM-based Network-on-Chip [p. 1044]
- Jens Sparsø, Evangelia Kasapaki and Martin Schoeberl
[463]
[464] CARS: Congestion-Aware Request Scheduler for Network Interfaces in NoC-based Manycore Systems [p. 1048]
- Masoud Daneshtalab, Masoumeh Ebrahimi, Juha Plosila and Hannu Tenhunen
8.5: [465] Industrial Experiences with Embedded System Design
Moderators: Roberto Zafalon - ST Microelectronics, IT; Ralf Pferdmenges - Infineon Technologies, DE
[466]
[467] Designing Tightly-coupled Extension Units for the STxP70 Processor [p. 1052]
- Yves Janin, Valérie Bertin, Hervé Chauvet, Thomas Deruyter, Christophe Eichwald, Olivier-André Giraud, Vincent Lorquet and Thomas Thery
[468]
[469] A Fast and Accurate Methodology for Power Estimation and Reduction of Programmable Architectures [p. 1054]
- Erwan Piriou, Raphaël David, Fahim Rahim and Solaiman Rahim
[470]
[471] A Gate Level Methodology for Efficient Statistical Leakage Estimation in Complex 32nm Circuits [p. 1056]
- Smriti Joshi, Anne Lombardot, Marc Belleville, Edith Beigne and Stephane Girard
[472]
[473] A Near-Future Prediction Method for Low Power Consumption on a Many-Core Processor [p. 1058]
- Takeshi Kodaka, Akira Takeda, Shunsuke Sasaki, Akira Yokosawa, Toshiki Kizu, Takahiro Tokuyoshi, Hui Xu, Toru Sano, Hiroyuki Usui, Jun Tanabe, Takashi Miyamori and Nobu Matsumoto
[474]
[475] Time- and Angle-triggered Real-time Kernel [p. 1060]
- Damien Chabrol, Didier Roux, Vincent David, Mathieu Jan, Moha Ait Hmid, Patrice Oudin and Gilles Zeppa
[476]
[477] An Extremely Compact JPEG Encoder for Adaptive Embedded Systems [p. 1063]
- Josef Schneider and Sri Parameswaran
8.6: [478] DfT Methods
Moderators: Peter Harrod - ARM, UK; Luigi Dillilo - LIRMM, FR
[479]
[480] Non-Invasive Pre-Bond TSV Test Using Ring Oscillators and Multiple Voltage Levels [p. 1065]
- Sergej Deutsch and Krishnendu Chakrabarty
[481]
[482] LFSR Seed Computation and Reduction Using SMT-Based Fault-Chaining [p. 1071]
- Dhrumeel Bakshi and Michael S. Hsiao
[483]
[484] Scan Design with Shadow Flip-flops for Low Performance Overhead and Concurrent Delay Fault Detection [p. 1077]
- Sébastien Sarrazin, Samuel Evain, Lirida Alves de Barros Naviner, Yannick Bonhomme and Valentin Gherman
[485]
[486] On Candidate Fault Sets for Fault Diagnosis and Dominance Graphs of Equivalence Classes [p. 1083]
- Irith Pomeranz
[487]
[488] A Fast and Efficient DFT for Test and Diagnosis of Power Switches in SoCs [p. 1089]
- Xiaoyu Huang, Jimson Mathew, Rishad A. Shafik, Subhasis Bhattacharjee and Dhiraj K Pradhan
8.7: [489] Monitoring and Control of Cyber Physical Systems
Moderators: Rolf Ernst - Technische Universität Braunschweig, DE; Haibo Zeng - McGill University, CA
[490]
[491] Control-Quality Driven Design of Cyber-Physical Systems with Robustness Guarantees [p. 1093]
- Amir Aminifar, Petru Eles, Zebo Peng and Anton Cervin
[492]
[493] Compositional Analysis of Switched Ethernet Topologies [p. 1099]
- Reinhard Schneider, Licong Zhang, Dip Goswami, Alejandro Masrur and Samarjit Chakraborty
[494]
[495] Supervisor Synthesis for Controller Upgrades [p. 1105]
- Johannes Kloos and Rupak Majumdar
[496]
[497] Event Density Analysis for Event Triggered Control Systems [p. 1111]
- Tobias Bund, Benjamin Menhorn and Frank Slomka
[498]
[499] Model Predictive Control over Delay-Based Differentiated Services Control Networks [p. 1117]
- Riccardo Muradore, Davide Quaglia and Paolo Fiorini
[500]
[501] Multirate Controller Design for Resource- and Schedule-Constrained Automotive ECUs [p. 1123]
- Dip Goswami, Alejandro Masrur, Reinhard Schneider, Chun Jason Xue and Samarjit Chakraborty
[502]
[503] Design of an Ultra-low Power Device for Aircraft Structural Health Monitoring [p. 1127]
- Alessandro Perelli, Carlo Caione, Luca De Marchi, Davide Brunelli, Alessandro Marzani and Luca Benini
8.8: [504] HOT TOPIC: Countering Counterfeit Attacks on Micro-Electronics
Organizers: Erik Jan Marinissen - IMEC, BE; Ingrid Verbauwhede - KU Leuven, BE
Moderators: Steven Jeter - Infineon Technologies, DE; Ingrid Verbauwhede - KU Leuven, BE
[505]
[506] Qualification and Testing Process to Implement Anti-Counterfeiting Technologies into IC Packages [p. 1131]
- Nathalie Kae-Nune and Stephanie Pesseguier
[507]
[508] Anti-Counterfeiting with Hardware Intrinsic Security [p. 1137]
- Vincent van der Leest and Pim Tuyls
9.1: [509] HOT TOPIC: Smart Grid and Buildings
Organizer: Luca Benini - Università di Bologna, IT
Moderators: Andrea Acquaviva - Politecnico di Torino, IT; Luca Benini - Università di Bologna, IT
[510]
[511] Sustainable Energy Policies: Research Challenges and Opportunities [p. 1143]
- Michela Milano
[512]
[513] Self-aware Cyber-physical Systems and Applications in Smart Buildings and Cities [p. 1149]
- Levent Gurgen, Ozan Gunalp, Yazid Benazzouz and Mathieu Galissot
[514]
[515] Perpetual and Low-cost Power Meter for Monitoring Residential and Industrial Appliances [p. 1155]
- Danilo Porcarelli, Domenico Balsamo, Davide Brunelli and Giacomo Paci
9.2: [516] System-Level Analysis and Simulation
Moderators: Wolfgang Müller - University of Paderborn, DE; Christian Haubelt - University of Rostock, DE
[517]
[518] Analytical Timing Estimation for Temporally Decoupled TLMs Considering Resource Conflicts [p. 1161]
- Kun Lu, Daniel Müller-Gritschneder and Ulf Schlichtmann
[519]
[520] Towards Performance Analysis of SDFGs Mapped to Shared-Bus Architectures Using Model-Checking [p. 1167]
- Maher Fakih, Kim Grüttner, Martin Fränzle and Achim Rettberg
[521]
[522] Toward Polychronous Analysis and Validation for Timed Software Architectures in AADL [p. 1173]
- Yue Ma, Huafeng Yu, Thierry Gautier, Paul Le Guernic, Jean-Pierre Talpin, Loïc Besnard and Maurice Heitz
[523]
[524] Tuning Dynamic Data Flow Analysis to Support Design Understanding [p. 1179]
- Jan Malburg, Alexander Finder and Görschwin Fey
[525]
[526] Fast and Accurate TLM Simulations Using Temporal Decoupling for FIFO-based Communications [p. 1185]
- Claude Helmstetter, Jérôme Cornet, Bruno Galilée, Matthieu Moy and Pascal Vivet
[527]
[528] Determining Relevant Model Elements for the Verification of UML/OCL Specifications [p. 1189]
- Julia Seiter, Robert Wille, Mathias Soeken and Rolf Drechsler
[529]
[530] Towards a Generic Verification Methodology for System Models [p. 1193]
- Robert Wille, Martin Gogolla, Mathias Soeken, Mirco Kuhlmann and Rolf Drechsler
9.3: [531] Thermal/Power Management Techniques for Energy-Efficient Systems
Moderators: Wolfgang Nebel - University of Oldenburg, DE; Alberto Macii - Politecnico di Torino, IT
[532]
[533] A Sub-μA Power Management Circuit in 0.18μm CMOS for Energy Harvesters [p. 1197]
- Biswajit Mishra, Cyril Botteron, Gabriele Tasselli, Christian Robert and Pierre-André Farine
[534]
[535] Saliency Aware Display Power Management [p. 1203]
- Yang Xiao, Kevin Irick, Vijay Narayanan, Dongwha Shin and Naehyuck Chang
[536]
[537] Active-Mode Leakage Reduction with Data-Retained Power Gating [p. 1209]
- Andrew B. Kahng, Seokhyeong Kang and Bongil Park
[538]
[539] A Power-Driven Thermal Sensor Placement Algorithm for Dynamic Thermal Management [p. 1215]
- Hai Wang, Sheldon X.-D. Tan, Sahana Swarup and Xue-Xin Liu
[540]
[541] Active Power-Gating-Induced Power/Ground Noise Alleviation Using Parasitic Capacitance of On-Chip Memories [p. 1221]
- Xuan Wang, Jiang Xu, Wei Zhang, Xiaowen Wu, Yaoyao Ye, Zhehui Wang, Mahdi Nikdast and Zhe Wang
[542]
[543] Adaptive Thermal Management for Portable System Batteries by Forced Convection Cooling [p. 1225]
- Qing Xie, Siyu Yue, Massoud Pedram, Donghwa Shin and Naehyuck Chang
9.4: [544] Emerging Architectures
Moderators: Yvain Thonnart - CEA-Leti, FR; Michael Niemier - University of Notre Dame, US
[545]
[546] Sparse-Rotary Oscillator Array (SROA) Design for Power and Skew Reduction [p. 1229]
- Ying Teng and Baris Taskin
[547]
[548] Reversible Logic Synthesis of k-Input, m-Output Lookup Tables [p. 1235]
- Alireza Shafaei, Mehdi Saeedi and Massoud Pedram
[549]
[550] 3D-MMC: A Modular 3D Multi-Core Architecture with Efficient Resource Pooling [p. 1241]
- Tiansheng Zhang, Alessandro Cevrero, Giulia Beanato, Panagiotis Athanasopoulos, Ayse K. Coskun and Yusuf Leblebici
[551]
[552] Cache Coherence Enabled Adaptive Refresh for Volatile STT-RAM [p. 1247]
- Jianhua Li, Liang Shi, Qing'an Li, Chun Jason Xue, Yiran Chen and Yinlong Xu
[553]
[554] Is TSV-based 3D Integration Suitable for Inter-die Memory Repair? [p. 1251]
- Mihai Lefter, George R. Voicu, Mottaqiallah Taouil, Marius Enachescu, Said Hamdioui and Sorin D. Cotofana
[555]
[556] Thermomechanical Stress-Aware Management for 3D IC Designs [p. 1255]
- Qiaosha Zou, Tao Zhang, Eren Kursun and Yuan Xie
9.5: [557] Manufacturing and Design Security
Moderators: Fresco Regazzoni - TU Delft / University of Lugano, CH; Patrick Schaumont - Virginia Tech, US
[558]
[559] Is Split Manufacturing Secure? [p. 1259]
- Jeyavijayan (JV) Rajendran, Ozgur Sinanoglu and Ramesh Karri
[560]
[561] Trojan Detection via Delay Measurements: A New Approach to Select Paths and Vectors to Maximize Effectiveness and Minimize Cost [p. 1265]
- Byeongju Cha and Sandeep K. Gupta
[562]
[563] High-Sensitivity Hardware Trojan Detection Using Multimodal Characterization [p. 1271]
- Kangqiao Hu, Abdullah Nazma Nowroz, Sherief Reda and Farinaz Koushanfar
[564]
[565] Reverse Engineering Digital Circuits Using Functional Analysis [p. 1277]
- Pramod Subramanyan, Nestan Tsiskaridze, Kanika Pasricha, Dillon Reisman, Adriana Susnea and Sharad Malik
[566]
[567] A Practical Testing Framework for Isolating Hardware Timing Channels [p. 1281]
- Jason Oberg, Sarah Meiklejohn, Timothy Sherwood and Ryan Kastner
9.6: [568] Improving IC Quality and Lifetime Though Advanced Characterization
Moderators: Rob Aitken - ARM, US; Mehdi Tahoori - Karlsruhe Institute of Technology, DE
[569]
[570] Threshold Voltage Distribution in MLC NAND Flash Memory: Characterization, Analysis and Modeling [p. 1285]
- Yu Cai, Erich F. Haratsch, Onur Mutlu and Ken Mai
[571]
[572] Efficient Importance Sampling for High-sigma Yield Analysis with Adaptive Online Surrogate Modeling [p. 1291]
- Jian Yao, Zuochang Ye and Yan Wang
[573]
[574] Metastability Challenges for 65nm and Beyond; Simulation and Measurements [p. 1297]
- Salomon Beer, Ran Ginosar, Jerome Cox, Tom Chaney and David M. Zar
[575]
[576] Design and Implementation of an Adaptive Proactive Reconfiguration Technique for SRAM Caches [p. 1303]
- Peyman Pouyan, Esteve Amat, Francesc Moll and Antonio Rubio
9.7: [577] Design and Scheduling
Moderators: Giuseppe Lipari - ENS - Cachan, FR; Stefan Petters - CISTER/INESC-TEC, ISEP, PT
[578]
[579] Architecture and Optimal Configuration of a Real-Time Multi-Channel Memory Controller [p. 1307]
- Manil Dev Gomony, Benny Akesson and Kees Goossens
[580]
[581] Holistic Design Parameter Optimization of Multiple Periodic Resources in Hierarchical Scheduling [p. 1313]
- Man-Ki Yoon, Jung-Eun Kim, Richard Bradford and Lui Sha
[582]
[583] Robust and Extensible Task Implementations of Synchronous Finite State Machines [p. 1319]
- Qi Zhu, Peng Deng, Marco Di Natale and Haibo Zeng
[584]
[585] FBLT: A Real-Time Contention Manager with Improved Schedulability [p. 1325]
- Mohammed Elshambakey and Binoy Ravindran
[586]
[587] A Virtual Prototyping Platform for Real-time Systems with a Case Study for a Two-wheeled Robot [p. 1331]
- Daniel Mueller-Gritschneder, Kun Lu, Erik Wallander, Marc Greim and Ulf Schlichtmann
[588]
[589] Sufficient Real-Time Analysis for an Engine Control Unit with Constant Angular Velocities [p. 1335]
- Victor Pollex, Timo Feld, Frank Slomka, Ulrich Margull, Ralph Mader and Gerhard Wirrer
10.1: [590] HOT TOPIC: Smart Data Centers Design and Optimization
Organizer: David Atienza - EPFL, CH
Moderators: Roman Hermida - UCM, ES; Ayse Coskun - Boston University, US
[591]
[592] Roadmap towards Ultimately-Efficient Zeta-Scale Datacenters [p. 1339]
- Patrick Ruch, Thomas Brunschwiler, Stephan Paredes, Ingmar Meijer, and Bruno Michel
[593]
[594] Correlation-Aware Virtual Machine Allocation for Energy-Efficient Datacenters [p. 1345]
- Jungsoo Kim, Martino Ruggiero, David Atienza and Marcel Lederberger
[595]
[596] Resource Efficient Computing for Warehouse-scale Datacenters [p. 1351]
- Christos Kozyrakis
10.2: [597] EMBEDDED TUTORIAL: On the Use of GP-GPUs for Accelerating Computing Intensive EDA Applications
Organizer: Franco Fummi - University of Verona, IT
Moderators: Franco Fummi - University of Verona, IT; Florian Letombe - SpringSoft, FR
[598]
[599] On the Use of GP-GPUs for Accelerating Compute-intensive EDA Applications [p. 1357]
- Valeria Bertacco, Debapriya Chatterjee, Nicola Bombieri, Franco Fummi, Sara Vinco, A.M. Kaushik, Hiren D. Patel
10.3: [600] Thermal Analysis and Power Optimization Techniques
Moderators: Siddharth Garg - University of Waterloo, CA; Yiran Chen - University of Pittsburgh, US
[601]
[602] Substitute-and-Simplify: A Unified Design Paradigm for Approximate and Quality Configurable Circuits [p. 1367]
- Swagath Venkataramani, Kaushik Roy and Anand Raghunathan
[603]
[604] Enhancing Multicore Reliability through Wear Compensation in Online Assignment and Scheduling [p. 1373]
- Thidapat Chantem, Yun Xiang, X. Sharon Hu and Robert P. Dick
[605]
[606] NUMANA: A Hybrid Numerical and Analytical Thermal Simulator for 3-D ICs [p. 1379]
- Yu-Min Lee, Tsung-Heng Wu, Pei-Yu Huang and Chi-Ping Yang
[607]
[608] Explicit Transient Thermal Simulation of Liquid-Cooled 3D ICs [p. 1385]
- Alain Fourmigue, Giovanni Beltrame and Gabriela Nicolescu
[609]
[610] Mitigating Dark Silicon Problems Using Superlattice-based Thermoelectric Coolers [p. 1391]
- Francesco Paterna and Sherief Reda
[611]
[612] Run-time Probabilistic Detection of Miscalibrated Thermal Sensors in Many-core Systems [p. 1395]
- Jia Zhao, Shiting (Justin) Lu, Wayne Burleson and Russell Tessier
10.4: [613] Abstraction Techniques and SAT/SMT-Based Optimizations
Moderators: Fahim Rahim - Atrenta, FR; Julian Schmaltz - Open University of the Netherlands, NL
[614]
[615] GLA: Gate-Level Abstraction Revisited [p. 1399]
- Alan Mishchenko, Niklas Een, Robert Brayton, Jason Baumgartner, Hari Mony and Pradeep Nalla
[616]
[617] Lemma Localization: A Practical Method for Downsizing SMT-Interpolants [p. 1405]
- Florian Pigorsch and Christoph Scholl
[618]
[619] Core Minimization in SAT-based Abstraction [p. 1411]
- Anton Belov, Huan Chen, Alan Mishchenko and Joao Marques-Silva
[620]
[621] Optimization Techniques for Craig Interpolant Compaction in Unbounded Model Checking [p. 1417]
- G. Cabodi, C. Loiacono and D. Vendraminetto
[622]
[623] Formal Analysis of Steady State Errors in Feedback Control Systems Using HOL-Light [p. 1423]
- Osman Hasan and Muhammad Ahmad
[624]
[625] A Novel Concurrent Cache-friendly Binary Decision Diagram Construction for Multi-core Platforms [p. 1427]
- Mahmoud Elbayoumi, Michael S. Hsiao and Mustafa ElNainay
10.5: [626] Design and Verification of Mixed-Signal Circuits
Moderators: Catherine Dehollain - EPFL, CH; Gunhan Dundar - Bogazici University, TR
[627]
[628] A Low-Power and Low-Voltage BBPLL-Based Sensor Interface in 130nm CMOS for Wireless Sensor Networks [p. 1431]
- Jelle Van Rethy, Hans Danneels, Valentijn De Smedt, Wim Dehaene and Georges Gielen
[629]
[630] Reachability Analysis of Nonlinear Analog Circuits through Iterative Reachable Set Reduction [p. 1436]
- Seyed Nematollah Ahmadyan and Shohba Vasudevan
[631]
[632] Formal Verification of Analog Circuit Parameters across Variation Utilizing SAT [p. 1442]
- Merritt Miller and Forrest Brewer
[633]
[634] Extracting Analytical Nonlinear Models from Analog Circuits by Recursive Vector Fitting of Transfer Function Trajectories [p. 1448]
- Dimitri De Jonghe, Dirk Deschrijver, Tom Dhaene and Georges Gielen
[635]
[636] Statistical Modeling with the Virtual Source MOSFET Model [p. 1454]
- Li Yu, Lan Wei, Dimitri Antoniadis, Ibrahim Elfadel and Duane Boning
[637]
[638] Automatic Circuit Sizing Technique for the Analog Circuits with Flexible TFTs Considering Process Variation and Bending Effects [p. 1458]
- Yen-Lung Chen, Wan-Rong Wu, Guan-Ruei Lu and Chien-Nan Jimmy Liu
10.6: [639] On-Line Testing Techniques
Moderators: Cecilia Metra - University of Bologna, IT; Cristiana Bolchini - Politecnico Di Milano, IT
[640]
[641] On-Line Functionally Untestable Fault Identification in Embedded Processor Cores [p. 1462]
- P. Bernardi, M. Bonazza, E. Sanchez, M. Sonza Reorda and O. Ballan
[642]
[643] Capturing Vulnerability Variations for Register Files [p. 1468]
- Javier Carretero, Enric Herrero, Matteo Monchiero and Tanausú Ramírez and Xavier Vera
[644]
[645] Error Detection in Ternary CAMs Using Bloom Filters [p. 1474]
- Salvatore Pontarelli, Marco Ottavi, Adrian Evans and Shi-Jie Wen
[646]
[647] AVF-driven Parity Optimization for MBU Protection of In-core Memory Arrays [p. 1480]
- Michail Maniatakos, Maria K. Michael and Yiorgos Makris
[648]
[649] An Enhanced Double-TSV Scheme for Defect Tolerance in 3D-IC [p. 1486]
- Hsiu-Chuan Shih and Cheng-Wen Wu
[650]
[651] Mempack: An Order of Magnitude Reduction in the Cost, Risk, and Time for Memory Compiler Certification [p. 1490]
- Kartik Mohanram, Matthew Wartell and Sundar Iyer
[652]
[653] Exploiting Replicated Checkpoints for Soft Error Detection and Correction [p. 1494]
- Fahrettin Koc, Kenan Bozdas, Burak Karsli and Oguz Ergin
10.7: [654] Embedded Software for Many-Core Architectures
Moderators: Oliver Bringmann - University of Tübingen, DE; Sébastien Le Beux - Lyon Institute of Nanotechnology, FR
[655]
[656] Game-Theoretic Analysis of Decentralized Core Allocation Schemes on Many-Core Systems [p. 1498]
- Stefan Wildermann, Tobias Ziermann and Jürgen Teich
[657]
[658] Enabling Fine-Grained OpenMP Tasking on Tightly-Coupled Shared Memory Clusters [p. 1504]
- Paolo Burgio, Giuseppe Tagliavini, Andrea Marongiu and Luca Benini
[659]
[660] ARTM: A Lightweight Fork-join Framework for Many-core Embedded Systems [p. 1510]
- Maroun Ojail, Raphael David, Yves Lhuillier and Alexandre Guerre
[661]
[662] Pipelets: Self-Organizing Software Pipelines for Many-Core Architctures [p. 1516]
- Janmartin Jahn and Jörg Henkel
[663]
[664] An Integrated Approach for Managing the Lifetime of Flash-Based SSDs [p. 1522]
- Sungjin Lee, Taejin Kim, Ji-Sung Park and Jihong Kim
10.8: [665] PANEL: Will 3D-IC Remain a Technology of the Future...Even in the Future?
Organizer: Marco Casale-Rossi - Synopsys, US
Moderators: Giovanni De Micheli - EPFL, CH; Marco Casale-Rossi - Synopsys, US
Invited Speaker: Patrick Leduc
Panelists: Patrick Blouet, Brendan Farley, Anna Fontanelli, Dragomir Milojevic, Steve Smith
11.1: [668] HOT TOPIC: Smart Health
Organizers and Moderators: Daniela De Venuto - Politecnico di Bari, IT; Alberto Sangiovanni Vincentelli - University of California, Berkeley, US
[669]
[670] Dr. Frankenstein's Dream Made Possible: Implanted Electronic Devices [p. 1531]
- Daniela De Venuto and Alberto Sangiovanni Vincentelli
[671]
[672] Addressing the Healthcare Cost Dilemma by Managing Health instead of Managing Illness - An Opportunity for Wearable Wireless Sensors [p. 1537]
- Chris Van Hoof and Julien Penders
[673]
[674] Electronic Implants: Power Delivery and Management [p. 1540]
- Jacopo Olivo, Sara S. Ghoreishizadeh, Sandro Carrara and Giovanni De Micheli
[675]
[676] Cyborg Insects, Neural Interfaces and Other Things: Building Interfaces between the Synthetic and the Multicellular [p. 1546]
- J. Van Kleef, T. Massey, P. Ledochowitsch, R. Muller, R. Tiefenauer, T. Blanche, Hirotaka Sato and M.M. Maharbiz
11.2: [677] High-Level Synthesis and Coarse-Grained Reconfigurable Architectures
Moderators: Philippe Coussy - Universite de Bretagne-Sud/Lab-STICC, FR; Fadi Kurdahi - University of California Irvine, US
[678]
[679] Share with Care: A Quantitative Evaluation of Sharing Approaches in High-level Synthesis [p. 1547]
- Alex Kondratyev, Luciano Lavagno, Mike Meyer and Yosinori Watanabe
[680]
[681] FPGA Latency Optimization Using System-level Transformations and DFG Restructuring [p. 1553]
- Daniel Gomez-Prado, Maciej Ciesielski and Russell Tessier
[682]
[683] A Transparent and Energy Aware Reconfigurable Multiprocessor Platform for Simultaneous ILP and TLP Exploitation [p. 1559]
- Mateus Beck Rutzig, Antonio Carlos S. Beck and Luigi Carro
[684]
[685] High-Level Modeling and Synthesis for Embedded FPGAs [p. 1565]
- Xiaolin Chen, Shuai Li, Jochen Schleifer, Thomas Coenen, Anupam Chattopadhyay, Gerd Ascheid and Tobias G. Noll
[686]
[687] Scheduling Independent Liveness Analysis for Register Binding in High Level Synthesis [p. 1571]
- Vito Giovanni Castellana and Fabrizio Ferrandi
[688]
[689] Fast Shared On-Chip Memory Architecture for Efficient Hybrid Computing with CGRAs [p. 1575]
- Jongeun Lee, Yeonghun Jeong and Sungsok Seo
[690]
[691] Compiling Control-Intensive Loops for CGRAs with State-Based Full Predication [p. 1579]
- Kyuseung Han, Kiyoung Choi and Jongeun Lee
11.3: [692] Efficient NoC Routing Mechanisms
Moderators: Fabien Clermidy - CEA-Leti, FR; Jose Flich - Technical University of Valencia, ES
[693]
[694] DeBAR: Deflection Based Adaptive Router with Minimal Buffering [p. 1583]
- John Jose, Bhawna Nayak, Kranthi Kumar and Madhu Mutyam
[695]
[696] Contrasting Wavelength-Routed Optical NoC Topologies for Power-Efficient 3D-Stacked Multicore Processors Using Physical-Layer Analysis [p. 1589]
- Luca Ramini, Paolo Grani, Sandro Bartolini and Davide Bertozzi
[697]
[698] Topology-Agnostic Fault-Tolerant NoC Routing Method [p. 1595]
- Eduardo Wachter, Augusto Erichsen, Alexandre Amory and Fernando Moraes
[699]
[700] Fault-Tolerant Routing Algorithm for 3D NoC Using Hamiltonian Path Strategy [p. 1601]
- Masoumeh Ebrahimi, Masoud Daneshtalab and Juha Plosila
[701]
[702] Modeling and Analysis of Fault-tolerant Distributed Memories for Networks-on-Chip [p. 1605]
- Abbas BanaiyanMofrad, Nikil Dutt and Gustavo Girão
11.4: [703] System-Level Modelling for Physical Properties
Moderators: Frank Oppenheimer - OFFIS, DE; François Pêcheux - UPMC, FR
[704]
[705] System-Level Modeling of Energy in TLM for Early Validation of Power and Thermal Management [p. 1609]
- Tayeb Bouhadiba, Matthieu Moy and Florence Maraninchi
[706]
[707] System-Level Modeling and Microprocessor Reliability Analysis for Backend Wearout Mechanisms [p. 1615]
- Chang-Chih Chen and Linda Milor
[708]
[709] Automatic Success Tree-Based Reliability Analysis for the Consideration of Transient and Permanent Faults [p. 1621]
- Hananeh Aliee, Michael Glaß, Felix Reimann and Jürgen Teich
[710]
[711] Hybrid Prototyping of Multicore Embedded Systems [p. 1627]
- Ehsan Saboori and Samar Abdi
11.5: [712] Energy Challenges for Multi-Core and NoC Architectures
Moderators: Alberto Garcia-Ortiz - University of Bremen, DE; Domenik Helms - OFFIS, DE
[713]
[714] Communication and Migration Energy Aware Design Space Exploration for Multicore Systems with Intermittent Faults [p. 1631]
- Anup Das, Akash Kumar and Bharadwaj Veeravalli
[715]
[716] 40.4fJ/bit/mm Low-Swing On-Chip Signaling with Self-Resetting Logic Repeaters Embedded within a Mesh NoC in 45nm SOI CMOS [p. 1637]
- Sunghyun Park, Masood Qazi, Li-Shiuan Peh and Anantha P. Chandrakasan
[717]
[718] 3D Reconfgurable Power Switch Network for Demand-supply Matching between Multi-output Power Converters and Many-core Microprocessors [p. 1643]
- Kanwen Wang, Hao Yu, Benfei Wang and Chun Zhang
[719]
[720] Thermal-Aware Datapath Merging for Coarse-Grained Reconfigurable Processors [p. 1649]
- Sotirios Xydis, Gianluca Palermo and Cristina Silvano
11.6: [721] Modelling and Design for Signal and Power Integrity
Moderators: Stefano Grivet-Talocia - Politecnico di Torino, IT; Piero Triverio - University of Toronto, CA
[722]
[723] Placement Optimization of Power Supply Pads Based on Locality [p. 1655]
- Pingqiang Zhou, Vivek Mishra and Sachin S. Sapatnekar
[724]
[725] GPU-Friendly Floating Random Walk Algorithm for Capacitance Extraction of VLSI Interconnects [p. 1661]
- Kuangya Zhai, Wenjian Yu and Hao Zhuang
[726]
[727] Periodic Jitter and Bounded Uncorrelated Jitter Decomposition Using Incoherent Undersampling [p. 1667]
- Nicholas L. Tzou, Debesh Bhatta, Sen-Wen Hsiao and Abhijit Chatterjee
[728]
[729] Crosstalk Avoidance Codes for 3D VLSI [p. 1673]
- Rajeev Kumar and Sunil P. Khatri
[730]
[731] Large-Scale Flip-Chip Power Grid Reduction with Geometric Templates [p. 1679]
- Zhuo Feng
11.7: [732] Powerful Aging
Moderators: Jose Pineda de Gyvez - NXP Semiconductors, NL; Mehdi Tahoori - Karlsruhe Institute of Technology, DE
[733]
[734] Impact of Adaptive Voltage Scaling on Aging-Aware Signoff [p. 1683]
- Tuck-Boon Chan, Wei-Ting Jonas Chan and Andrew B. Kahng
[735]
[736] A Parallel Fast Transform-Based Preconditioning Approach for Electrical-Thermal Co- Simulation of Power Delivery Networks [p. 1689]
- Konstantis Daloukas, Alexia Marnari, Nestor Evmorfopoulos, Panagiota Tsompanopoulou and George I. Stamoulis
[737]
[738] Hierarchically Focused Guardbanding: An Adaptive Approach to Mitigate PVT Variations and Aging [p. 1695]
- Abbas Rahimi, Luca Benini and Rajesh K. Gupta
[739]
[740] Effective Power Network Prototyping via Statistical-Based Clustering and Sequential Linear Programming [p. 1701]
- Sean Shih-Ying Liu, Chieh-Jui Lee, Chuan-Chia Huang, Hung-Ming Chen, Chang-Tzu Lin and Chia-Hsin Lee
[741]
[742] A Network-Flow Based Algorithm for Power Density Mitigation at Post-Placement Stage [p. 1707]
- Sean Shih-Ying Liu, Ren-Guo Luo and Hung-Ming Chen
[743]
[744] An Efficient Wirelength Model for Analytical Placement [p. 1711]
- B.N.B. Ray and Shankar Balachandran
11.8: [745] EMBEDDED TUTORIAL: Advances in Asynchronous Logic: From Principles to GALS & NoC, Recent Industry Applications, and Commercial CAD Tools
Organizer: Pascal Vivet - CEA-Leti, FR
Moderators: Robin Wilson - STMicroelectronics, FR; Beigné Edith - CEA-Leti, FR
[746]
[747] Advances in Asynchronous Logic: From Principles to GALS & NoC, Recent Industry Applications, and Commercial CAD Tools [p. 1715]
- Alex Yakovlev, Pascal Vivet, Marc Renaudin
12.1: [748] HOT TOPIC: Internet of Energy - Connecting Smart Mobility in the Cloud
Organizer: Ovidiu Vermesan - SINTEF, NO
Session chairs: Andrea Acquavivia - Politecnico di Torino, IT; Marcello Coppola - STMicroelectronics, FR
[749]
[750] Interactions of Large Scale EV Mobility and Virtual Power Plants [p. 1725]
- R. Mock, J. Reinschke, T. S. Cinotti, L. Bononi
[751]
[752] Innovative Energy Storage Solutions for Future Electromobility in Smart Cities [p. 1730]
- Kevin Green, Salvador Rodriguez González, Ruud Wijtvliet
[753]
[754] Automotive Ethernet: In-vehicle Networking and Smart Mobility [p. 1735]
- Peter Hank, Steffen Müller, Ovidiu Vermesan, Jeroen Van Den Keybus
[755]
[756] Smart, Connected and Mobile: Architecting Future Electric Mobility Ecosystems [p. 1740]
- Ovidiu Vermesan, Lars-Cyril Blystad, Reiner John, Peter Hank, Roy Bahr, Alessandro Moscatelli
[757]
[758] e-Mobility - The Next Frontier for Automotive Industry [p. 1745]
- Roberto Zafalon, Giovanni Coppola, Ovidiu Vermesan
[759]
[760] Semiconductor Technologies for Smart Mobility Management [p. 1749]
- Reiner John, Martin Schulz, Ovidiu Vermesan, Kai Kriegel
12.2: [761] Methodologies to Improve Yield, Reliability and Security in Embedded Systems
Moderators: Luciano Lavagno - Politecnico di Torino, IT; Jürgen Teich - University of Erlangen-Nuremberg, DE
[762]
[763] A New Paradigm for Trading Off Yield, Area and Performance to Enhance Performance per Wafer [p. 1753]
- Yue Gao, Melvin A. Breuer and Yanzhi Wang
[764]
[765] Leveraging Variable Function Resilience for Selective Software Reliability on Unreliable Hardware [p. 1759]
- Semeen Rehman, Muhammad Shafique, Pau Vilimelis Aceituno, Florian Kriebel, Jian-Jia Chen and Jörg Henkel
[766]
[767] Optimization of Secure Embedded Systems with Dynamic Task Sets [p. 1765]
- Ke Jiang, Petru Eles and Zebo Peng
12.3: [768] NoC Mapping and Synthesis
Moderators: Andreas Hansson - ARM, UK; Jaime Murillo - EPFL, CH
[769]
[770] Shared Memory Aware MPSoC Software Deployment [p. 1771]
- Timo Schönwald, Alexander Viehl, Oliver Bringmann and Wolfgang Rosenstiel
[771]
[772] Fast and Optimized Task Allocation Method for Low Vertical Link Density 3-Dimensional Networks-on-Chip Based Many Core Systems [p. 1777]
- Haoyuan Ying, Thomas Hollstein and Klaus Hofmann
[773]
[774] A Spectral Clustering Approach to Application-Specific Network-on-Chip Synthesis [p. 1783]
- Vladimir Todorov, Daniel Mueller-Gritschneder, Helmut Reinig and Ulf Schlichtmann
12.4: [775] Emerging Logic
Moderators: Aida Todri-Sanial - CNRS-LIRMM, FR; Marco Ottavi - University of Rome "Tor Vegata", IT
[776]
[777] A SPICE-Compatible Model of Graphene Nano-Ribbon Field-Effect Transistors Enabling Circuit-Level Delay and Power Analysis under Process Variation [p. 1789]
- Ying-Yu Chen, Artem Rogachev, Amit Sangai, Giuseppe Iannaccone, Gianluca Fiori and Deming Chen
[778]
[779] Systematic Design of Nanomagnet Logic Circuits [p. 1795]
- Indranil Palit, X. Sharon Hu, Joshep Nahas and Michael Niemier
[780]
[781] Defect-Tolerant Logic Hardening for Crossbar-based Nanosystems [p. 1801]
- Yehua Su and Wenjing Rao
[782]
[783] On Reconfigurable Single-Electron Transistor Arrays Synthesis Using Reordering Techniques [p. 1807]
- Chang-En Chiang, Li-Fu Tang, Chun-Yao Wang, Ching-Yi Huang, Yung-Chih Chen, Suman Datta and Vijaykrishnan Narayanan
12.5: [784] Emerging Technology Architectures for Energy-Efficient Memories
Moderators: Marisa López-Vallejo - Universidad Politecnica Madrid, ES; Naehyuck Chang - Seoul National University, KR
[785]
[786] D-MRAM Cache: Enhancing Energy Efficiency with 3T-1MTJ DRAM / MRAM Hybrid Memory [p. 1813]
- Hiroki Noguchi, Kumiko Nomura, Keiko Abe, Shinobu Fujita, Eishi Arima, Kyundong Kim, Takashi Nakada, Shinobu Miwa and Hiroshi Nakamura
[787]
[788] Leveraging Sensitivity Analysis for Fast, Accurate Estimation of SRAM Dynamic Write Vmin [p. 1819]
- James Boley, Vikas Chandra, Robert Aitken and Benton Calhoun
[789]
[790] DWM-TAPESTRI - An Energy Efficient All-Spin Cache Using Domain Wall Shift Based Writes [p. 1825]
- Rangharajan Venkatesan, Mrigank Sharad, Kaushik Roy and Anand Raghunathan
12.6: [791] Clock Distribution and Analogue Circuit Synthesis
Moderators: Tiziano Villa - University of Verona, IT; Georges Gielen - Katholieke Universiteit Leuven, BE
[792]
[793] Co-Synthesis of Data Paths and Clock Control Paths for Minimum-Period Clock Gating [p. 1831]
- Wen-Pin Tu, Shih-Hsu Huang and Chun-Hua Cheng
[794]
[795] Slack Budgeting and Slack to Length Converting for Multi-Bit Flip-Flop Merging [p. 1837]
- Chia-Chieh Lu and Rung-Bin Lin
[796]
[797] Area Optimization on Fixed Analog Floorplans Using Convex Area Functions [p. 1843]
- A. Unutulmaz, G. Dündar and F.V. Fernández
[798]
[799] PAGE: Parallel Agile Genetic Exploration towards Utmost Performance for Analog Circuit Design [p. 1849]
- Po-Cheng Pan, Hung-Ming Chen and Chien-Chih Lin
12.7: [800] Physical Design
Moderators: Carl Sechen - University of Texas at Dallas, US; Bill Swartz - InternetCAD, US
[801]
[802] Fast and Efficient Lagrangian Relaxation-Based Discrete Gate Sizing [p. 1855]
- Vinicius S. Livramento, Chrystian Guth, José Luís Güntzel and Marcelo O. Johann
[803]
[804] Enhanced Metamodeling Techniques for High-Dimensional IC Design Estimation Problems [p. 1861]
- Andrew B. Kahng, Bill Lin and Siddhartha Nath
[805]
[806] Sub-Quadratic Objectives in Quadratic Placement [p. 1867]
- Markus Struzyna
[807]
[808] CATALYST: Planning Layer Directives for Effective Design Closure [p. 1873]
- Yaoguang Wei, Zhuo Li, Cliff Sze, Shiyan Hu, Charles J. Alpert and Sachin S. Sapatnekar
12.8: [809] EMBEDDED TUTORIAL: Closed-Loop Control for Power and Thermal Management in Multi-core Processors: Formal Methods and Industrial Practice
Organizer: Ibrahim Elfadel - Masdar Institute of Science and Technology, AE
Moderators: Petru Eles - Linkopings University, SE; Jose Ayala - Complutense University of Madrid, ES