Sessions: [Keynote Addresses] [2.2] [2.3] [2.4] [2.5] [2.6] [2.7] [2.8] [3.2] [3.3] [3.4] [3.5] [3.6] [3.7] [3.8] [IP1] [4.2] [4.3] [4.4] [4.5] [4.6] [4.7] [5.1] [5.2] [5.3] [5.4] [5.5] [5.6] [5.7] [IP2] [6.1] [6.1.2] [6.2] [6.3] [6.4] [6.5] [6.6] [6.7] [7.1] [7.2] [7.3] [7.4] [7.5] [7.6] [7.7] [7.8] [IP3] [8.1] [8.2] [8.3] [8.4] [8.5] [8.6] [8.7] [8.8] [9.2] [9.3] [9.4] [9.5] [9.6] [9.7] [IP4] [10.1] [10.2] [10.3] [10.4] [10.5] [10.6] [10.7] [10.8] [11.1] [11.2] [11.3] [11.4] [11.5] [11.6] [11.7] [11.8] [IP5] [12.1] [12.2] [12.3] [12.4] [12.5] [12.6] [12.7] [12.8]
- DATE12 Sponsors [1]
- DATE Executive Committee [2]
- DATE Sponsor Committee [3]
- Technical Program Topic Chairs [4]
- Technical Program Committee [5]
- Reviewers [6]
- Foreword [7]
- Best Paper Awards [8]
- Tutorials [9]
- PH.D. Forum [10]
- Call for Papers: DATE 2013 [11]
[12] Keynote Addresses
- [12] [13] The Mobile Society - Chances and Challenges for Micro- and Power Electronics [p. 1]
- K Meder, President, Automotive Electronics Division, Bosch, DE
- [14] [15] New Foundry Models - Accelerations in Transformations of the Semiconductor Industry [p. 2]
- M Chian, Senior Vice President Design Enablement, GlobalFoundries, DE
2.2: [16] Validation of Modern Microprocessors
Moderators: D Grosse, Bremen U, DE; V Bertacco, U of Michigan, US
- [17] [18] Automated Generation of Directed Tests for Transition Coverage in Cache Coherence Protocols [p. 3]
- X Qin and P Mishra
- [19] [20] On ESL Verification of Memory Consistency for System-on-Chip Multiprocessing [p. 9]
- E A Rambo, O P Henschel and L C V dos Santos
- [21] [22] Generating Instruction Streams Using Abstract CSP [p. 15]
- Y Katz, M Rimon and A Ziv
- [23] [24] A Cycle-Approximate, Mixed-ISA Simulator for the KAHRISMA Architecture [p. 21]
- T Stripf, R Koenig and J Becker
- [25] [26] A Clustering-Based Scheme for Concurrent Trace in Debugging NoC-Based Multicore Systems [p. 27]
- J Gao, J Wang, Y Han, L Zhang and X Li
2.3: [27] Memory System Optimization
Moderators: T Austin, EECS, U of Michigan, US; C Silvano, Politecnico di Milano, IT
- [28] [29] CACTI-3DD: Architecture-level Modeling for 3D Die-stacked DRAM Main Memory [p. 33]
- K Chen, S Li, N Muralimanohar, J H Ahn, J B.Brockman and N P.Jouppi
- [30] [31] TagTM - Accelerating STMs with Hardware Tags for Fast Meta-Data Access [p. 39]
- S Stipic, S Tomic, F Zyulkyarov, A Cristal, O Unsal and M Valero
- [32] [33] Dynamically Reconfigurable Hybrid Cache: An Energy-Efficient Last-Level Cache Design [p. 45]
- Y-T Chen, J Cong, H Huang, B Liu, C Liu, M Potkonjak and G Reinman
- [34] [35] DRAM Selection and Configuration for Real-Time Mobile Systems [p. 51]
- M D Gomony, C Weis, B Akesson, N Wehn and K Goossens
2.4: [36] Architectures and Efficient Desgns for Automotive and Energy-Management Systems
Moderators: C Sebeke, Bosch, DE; G Merrett, Southampton U, UK
- [37] [38] Using Timing Analysis for the Design of Future Switched Based Ethernet Automotive Networks [p. 57]
- J Rox, R Ernst and P Giusto
- [39] [40] Fair Energy Resource Allocation by Minority Game Algorithm for Smart Buildings [p. 63]
- C Zhang, W Wu, H Huang and H Yu
- [41] [42] On Demand Dependent Deactivation of Automotive ECUs [p. 69]
- C Schmutzler, M Simons and J Becker
- [43] [44] Smart Power Unit with Ultra Low Power Radio Trigger Capabilities for Wireless Sensor Networks [p. 75]
- M Magno, S Marinkovic, D Brunelli, E Popovici, B O'Flynn and L Benini
2.5: [45] Physical Design for Low-Power
Moderators: J Teich, Erlangen-Nuremberg U, DE; W Fornaciari, Politecnico di Milano, IT
- [46] [47] IR-Drop Analysis of Graphene-Based Power Distribution Networks [p. 81]
- S Miryala, A Calimera, E Macii and M Poncino
- [48] [49] Off-path Leakage Power Aware Routing for SRAM-based FPGAs [p. 87]
- K Huang, Y Hu, X Li, B Liu, H Liu and J Gong
- [50] [51] Stability and Yield-Oriented Ultra-Low-Power Embedded 6T SRAM Cell Design Optimization [p. 93]
- A Makosiej, O Thomas, A Vladimerescu and A Amara
- [52] [53] Post-Synthesis Leakage Power Minimization [p. 99]
- M Rahman and C Sechen
2.6: [54] Optimized Utilization of Embedded Platforms
Moderators: F Slomka, Ulm U, DE; O Bringmann, FZI Karlsruhe, DE
- [55] [56] Fast and Lightweight Support for Nested Parallelism on Cluster-Based Embedded Many-Cores [p. 105]
- A Marongiu, P Burgio and L Benini
- [57] [58] A Divide and Conquer Based Distributed Run-time Mapping Methodology for Many-Core Platforms [p. 111]
- I Anagnostopoulos, A Bartzas, G Kathareios and D Soudris
- [59] [60] Dual Greedy: Adaptive Garbage Collection for Page-Mapping Solid-State Disks [p. 117]
- W-H Lin and L-P Chang
2.7: [61] SPECIAL SESSION - HOT TOPIC - EDA Solutions to New-Defect Detection in Advanced Process Technologies
Moderator: E J Marinissen, IMEC, BE
- [62] [63] EDA Solutions to New-Defect Detection in Advanced Process Technologies [p. 123]
- E J Marinissen, G Vandling, S K Goel, F Hapke, J Rivers, N Mittermaier, S Bahl
2.8: [64] Beyond CMOS - Benchmarking for Future Technologies
Moderators: C M Sotomayor Torres, Barcelona U, ES; W Rosenstiel, edacentrum and Tuebingen U, DE
- [65] [66] Beyond CMOS - Benchmarking for Future Technologies [p. 129]
- C M Sotomayor Torres, J Ahopelto, M W M Graef, R M Popp, W Rosenstiel
3.2: [67] Effective Functional Simulation and Validation
Moderators: P P Sanchez, Cantabria U, ES; F Fummi, Verona U, IT
- [68] [69] Accurately Timed Transaction Level Models for Virtual Prototyping at High Abstraction Level [p. 135]
- K Lu, D Mueller-Gritschneder and U Schlichtmann
- [70] [71] Out-of-Order Parallel Simulation for ESL Design [p. 141]
- W Chen, X Han and R Doemer
- [72] [73] A Probabilistic Analysis Method for Functional Qualification under Mutation Analysis [p. 147]
- H-Y Lin, C-Y Wang, S-C Chang, Y-C Chen, H-M Chou, C-Y Huang, Y-C Yang and C-C Shen
- [74] [75] Approximating Checkers for Simulation Acceleration [p. 153]
- B Mammo, D Chatterjee, D Pidan, A Nahir, A Ziv, R Morad and V Bertacco
3.3: [76] Industrial Design Methodologies
Moderators: A Jerraya, CEA, FR; R Zafalon, STMicroelectronics, IT
- [77] [78] Guidelines for Model Based Systems Engineering [p. 159]
- D Steinbach
- [79] [80] SURF Algorithm in FPGA: A Novel Architecture for High Demanding Industrial Applications [p. 161]
- N Battezzati, S Colazzo, M Maffione and L Senepa
- [81] [82] NOCEVE: Network On Chip Emulation and Verification Environment [p. 163]
- O Hammami, X Li and J-M Brault
- [83] [84] Investigating the Effects of Inverted Temperature Dependence (ITD) on Clock Distribution Networks [p. 165]
- A Sassone, A Calimera, A Macii, E Macii, M Poncino, R Goldman, V Melikyan, E Babayan and S Rinaudo
- [85] [86] Challenges in Verifying an Integrated 3D Design [p. 167]
- T G Yip, C Y Hung and V Iyengar
3.4: [87] Large-Scale Energy and Thermal Management
Moderators: G Palermo, Politecnico di Milano, IT; M Poncino, Politecnico di Torino, IT
- [88] [89] Multiple-Source and Multiple-Destination Charge Migration in Hybrid Electrical Energy Storage Systems [p. 169]
- Y Wang, Q Xie, M Pedram, Y Kim, N Chang and M Poncino
- [90] [91] Benefits of Green Energy and Proportionality in High Speed Wide Area Networks Connecting Data Centers [p. 175]
- B Aksanli, T S Rosing and I Monga
- [92] [93] Quantifying the Impact of Frequency Scaling on the Energy Efficiency of the Single-Chip Cloud Computer [p. 181]
- A Bartolini, M Sadri, J-N Furst, A K Coskun and L Benini
- [94] [95] Neighbor-Aware Dynamic Thermal Management for Multi-core Platform [p. 187]
- G Liu, M Fan and G Quan
3.5: [96] PANEL - Key Challenges for Next Generation Computing
Moderator:R Riemenschneider, European Commission, BE
- [97] [98] PANEL: Key Challenges for the Next Generation of Computing Systems Taming the Data Deluge [p. 193]
3.6: [99] Model-Based Design and Verification for Embedded Systems
Moderators: W Yi, Uppsala U, SE; S Ben Salem, Verimag Laboratory, FR
- [100] [101] Playing Games with Scenario- and Resource-Aware SDF Graphs Through Policy Iteration [p. 194]
- Y Yang, M Geilen, T Basten, S Stuijk and H Corporaal
- [102] [103] Verifying Timing Synchronization Constraints in Distributed Embedded Architectures [p. 200]
- A C Rajeev, S Mohalik and S Ramesh
- [104] [105] Task Implementation of Synchronous Finite State Machines [p. 206]
- M Di Natale and H Zeng
- [106] [107] Enabling Dynamic Assertion-based Verification of Embedded Software through Model-driven Design [p. 212]
- G Di Guglielmo, L Di Guglielmo, F Fummi and G Pravadelli
3.7: [108] Improving Reliability and Yield in Advanced Technologies
Moderators: S Nassif, IBM, US; S Khursheed, Southampton U, UK
- [109] [110] NBTI Mitigation by Optimized NOP Assignment and Insertion [p. 218]
- F Firouzi, S Kiamehr and M B Tahoori
- [111] [112] An Accurate Single Event Effect Digital Design Flow for Reliable System Level Design [p. 224]
- J Pontes, N Calazans and P Vivet
- [113] [114] Cross Entropy Minimization for Efficient Estimation of SRAM Failure Rate [p. 230]
- M A Shahid
3.8: [115] HOT TOPIC - Design Automation Tools for Engineering Biological Systems
Moderator: J Madsen, DTU, DK
- [116] [117] Experimentally Driven Verification of Synthetic Biological Circuits [p. 236]
- B Yordanov, E Appleton, R Ganguly, E A Gol, S B Carr, S Bhatia, T Haddock, C Belta, D Densmore
- [118] [119] Genetic/Bio Design Automation for (Re-)Engineering Biological Systems [p. 242]
- S Hassoun
IP1: [120] Interactive Presentations
- [121] [122] Fast Cycle Estimation Methodology for Instruction-Level Emulator [p. 248]
- D Thach, Y Tamiya, S Kuwamura and A Ike
- [123] [124] Verification Coverage of Embedded Multicore Applications [p. 252]
- E Deniz, A Sen and J Holt
- [125] [126] Hazard Driven Test Generation for SMT Processors [p. 256]
- P Singh, V Narayanan and D L Landis
- [127] [128] Extending the Lifetime of NAND Flash Memory by Salvaging Bad Blocks [p. 260]
- C Wang and W-F Wong
- [129] [130] A Case Study on the Application of Real Phase-Change RAM to Main Memory Subsystem [p. 264]
- S Kwon, D Kim, Y Kim, S Yoo and S Lee
- [131] [132] A High-Performance Dense Block Matching Solution for Automotive 6D-Vision [p. 268]
- H Sahlbach, S Whitty and R Ernst
- [133] [134] Optimization Intensive Energy Harvesting [p. 272]
- M Rofouei, M A Ghodrat, M Potkonjak and A Martinez Nova
- [135] [136] Designing FlexRay-based Automotive Architectures: A Holistic OEM Approach [p. 276]
- P Milbredt, M Glass, M Lukasiewycz, A Steininger and J Teich
- [137] [138] Virtualized On-Chip Distributed Computing for Heterogeneous Reconfigurable Multi-Core Systems [p. 280]
- S Werner, O Dey, D Goehringer, M Huebner and J Becker
- [139] [140] VaMV: Variability-aware Memory Virtualization [p. 284]
- L A D Bathen, N D Dutt, A Nicolau and P Gupta
- [141] [142] Hybrid Simulation for Extensible Processor Cores [p. 288]
- J Jovic, S Yakoushkin, L Murillo, J Eusse, R Leupers and G Ascheid
- [143] [144] Leveraging Reconfigurability to Raise Productivity in FPGA Functional Debug [p. 292]
- Z Poulos, Y-S Yang, J Anderson, A Veneris and B Le
- [145] [146] MOUSSE: Scaling MOdelling and Verification to Complex HeterogeneoUS Embedded Systems Evolution [p. 296]
- M Becker, G B G Defo, F Fummi, W Mueller, G Pravadelli and S Vinco
- [147] [148] Runtime Power Gating in Caches of GPUs for Leakage Energy Savings [p. 300]
- Y Wang, S Roy and N Ranganathan
- [149] [150] Automatic Generation of Functional Models for Embedded Processor Extensions [p. 304]
- F Sun
- [151] [152] An Integrated Test Generation Tool for Enhanced Coverage of Simulink/Stateflow Models [p. 308]
- P Peranandam, S Raviram, M Satpathy, A Yeolekar, A Gadkari and S Ramesh
- [153] [154] Model Driven Resource Usage Simulation for Critical Embedded Systems [p. 312]
- M Lafaye, L Pautet, E Borde, M Gatti and D Faura
- [155] [156] RAG: An Efficient Reliability Analysis of Logic Circuits on Graphics Processing Units [p. 316]
- M Li and M S Hsiao
4.2: [157] Routing Solutions for Upcoming NoC Challenges
Moderators: J Flich, UP Valencia, ES; M Palesi, Kore U, IT
- [158] [159] CATRA -Congestion Aware Trapezoid-based Routing Algorithm for On-Chip Networks [p. 320]
- M Ebrahimi, M Daneshtalab, P Liljeberg, J Plosila and H Tenhunen
- [160] [161] An MILP-Based Aging-Aware Routing Algorithm for NoCs [p. 326]
- K Bhardwaj, K Chakraborty and S Roy
- [162] [163] AFRA: A Low Cost High Performance Reliable Routing for 3D Mesh NoCs [p. 332]
- S Akbari, A Shafiee, M Fathy and R Berangi
4.3: [164] Industrial Embedded System Design
Moderators: F Clermidy, CEA-Leti, FR; T Simunic Rosing, UC San Diego, US
- [165] [166] Middleware Services for Network Interoperability in Smart Energy Efficient Buildings [p. 338]
- E Patti, A Acquaviva, F Abate, A Osello, A Cucuccio, M Jahn, M Jentsch and E Macii
- [167] [168] Low-power Embedded System for Real-Time Correction of Fish-Eye Automotive Cameras [p. 340]
- M Turturici, S Saponara, L Fanucci and E Franchi
- [169] [170] Mechatronic System for Energy Efficiency in Bus Transport [p. 342]
- M Donno, A Ferrari, A Scarpelli, P Perlo and A Bocca
- [171] [172] Intelligent and Collaborative Embedded Computing in Automation Engineering [p. 344]
- M A Al Faruque and A Canedo
4.4: [173] System-Level Power and Reliability Estimation and Optimisation
Moderators: A K Coskun, Boston U, US; J-J Chen, Karlsruhe Institute of Technology, DE
- [174] [175] Variation-Aware Leakage Power Model Extraction for System-Level Hierarchical Power Analysis [p. 346]
- Y Xu, B Li, R Hasholzner, B Rohfleisch, C Haubelt and J Teich
- [176] [177] Runtime Power Estimator Calibration for High-Performance Microprocessors [p. 352]
- H Wang, S X-D Tan, X-X Liu and A Gupta
- [178] [179] Estimation Based Power and Supply Voltage Management for Future RF-Powered Multi-Core Smart Cards [p. 358]
- N Druml, C Steger, R Weiss, A Genser and J Haid
- [180] [181] Application-Specific Memory Partitioning for Joint Energy and Lifetime Optimization [p. 364]
- H Mahmood, M Poncino, M Loghi and E Macii
4.5: [182] EMBEDDED TUTORIAL - State-of-the-Art Tools and Techniques for Quantitative Modeling and Analysis of Embedded Systems
Moderators: A Legay, INRIA/Rennes, FR
- [183] [184] State-of-the-art Tools and Techniques for Quantitative Modeling and Analysis of Embedded Systems [p. 370]
- M Bozga, A David, A Hartmanns, H Hermanns, K G Larsen, A Legay and J Tretmans
4.6: [185] Compilers and Source-Level Simulation
Moderators: R Rabbah, IBM Research, US; B Franke, Edinburgh U, UK
- [186] [187] Hybrid Source-Level Simulation of Data Caches Using Abstract Cache Models [p. 376]
- S Stattelmann, G Gebhard, C Cullmann, O Bringmann and W Rosenstiel
- [188] [189] Accurate Source-Level Simulation of Embedded Software with Respect to Compiler Optimizations [p. 382]
- Z Wang and J Henkel
- [190] [191] Scheduling for Register File Energy Minimization in Explicit Datapath Architectures [p. 388]
- D She, Y He, B Mesman and H Corporaal
- [192] [193] Multi-Objective Aware Extraction of Task-Level Parallelism Using Genetic Algorithms [p. 394]
- D Cordes and P Marwedel
4.7: [194] Advances in Test Generation
Moderators: G Mrugalski, Mentor Graphics, PL; S Hellebrand, Paderborn U, DE
- [195] [196] RTL Analysis and Modifications for Improving At-speed Test [p. 400]
- K-H Chang, H-Z Chou and I L Markov
- [197] [198] Test Generation for Clock-Domain Crossing Faults in Integrated Circuits [p. 406]
- N Karimi, K Chakrabarty, P Gupta and S Patil
- [199] [200] A New SBST Algorithm for Testing the Register File of VLIW Processors [p. 412]
- D Sabena, M Sonza Reorda and L Sterpone
- [201] [202] On the Optimality of K Longest Path Generation Algorithm Under Memory Constraints [p. 418]
- J Jiang, M Sauer, A Czutro, B Becker and I Polian
5.1: [203] Special Day E-Mobility - Embedded Systems and SW Challenges:
Moderator: S Chakraborty, TU Munich, DE
- [204] [205] Embedded Systems and Software Challenges in Electric Vehicles [p. 424]
- S Chakraborty, M Lukasiewycz, C Buckl, S Fahmy, N Chang, S Park, Y Kim, P Leteinturier and H Adlkofer
5.2: [206] Panel - Accelerators and Emulatiors for HS Verification
Moderator: B Al-Hashimi U of Southampton, UK
- [207] [208] Accelerators and Emulators: Can They Become the Platform of Choice for Hardware Verification? [p. 430]
5.3: [209] Medical and Healthcare Applications
Moderators: C Van Hoof, IMEC, BE; Y Chen, ETH Zuerich, CH
- [210] [211] A Closed-loop System for Artifact Mitigation in Ambulatory Electrocardiogram Monitoring [p. 431]
- M Shoaib, G Marsh, H Garudadri and S Majumdar
- [212] [213] Enabling Advanced Inference on Sensor Nodes Through Direct Use of Compressively-sensed Signals [p. 437]
- M Shoaib, N K Jha and N Verma
- [214] [215] A Multi-Parameter Bio-Electric ASIC Sensor with Integrated 2-Wire Data Transmission Protocol for Wearable Healthcare System [p. 443]
- G Yang, J Chen, F Jonsson, H Tenhunen and L-R Zheng
5.4: [216] Microarchitecture
Moderators: M Berekovic, TU Braunschweig, DE; T Austin, U of Michigan, US
- [217] [218] Energy-Efficient Branch Prediction with Compiler-Guided History Stack [p. 449]
- M Tan, X Liu, Z Xie, D Tong and X Cheng
- [219] [220] Toward Virtualizing Branch Direction Prediction [p. 455]
- M Sadooghi-Alvandi, K Aasaraai and A Moshovos
- [221] [222] S/DC: A Storage and Energy Efficient Data Prefetcher [p. 461]
- X Dang, X Wang, D Tong, J Lu, J Yi and K Wang
- [223] [224] An Architecture-Level Approach for Mitigating the Impact of Process Variations on Extensible Processors [p. 467]
- M Kamal, A Afzali-Kusha, S Safari and M Pedram
5.5: [225] Shared Memory Management in Multicore
Moderators: C Silvano, Polimi, IT; M Berekovic, TU Braunschweig, DE
- [226] [227] PCASA: Probabilistic Control-Adjusted Selective Allocation for Shared Caches [p. 473]
- K Aisopos, J Moses, R Illikkal, R Iyer and D Newell
- [228] [229] Dynamic Directories: A Mechanism for Reducing On-Chip Interconnect Power in Multicores [p. 479]
- A Das, M Schuchardt, N Hardavellas, G Memik and A Choudhary
- [230] [231] Dynamic Cache Management in Multi-Core Architectures through Run-time Adaptation [p. 485]
- F Hameed, L Bauer and J Henkel
- [232] [233] Design of a Collective Communication Infrastructure for Barrier Synchronization in Cluster-Based Nanoscale MPSoCs [p. 491]
- J L Abellan, J Fernandez, M E Acacio, D Bertozzi, D Bortolotti, A Marongiu and L Benini
5.6: [234] Scheduling and Allocation
Moderators: G Lipari, Scuola Superiore Sant'Anna, IT; R Kirner, Hertfortshire U, UK
- [235] [236] Preemption Delay Analysis for Floating Non-Preemptive Region Scheduling [p. 497]
- J M Marinho, V Nelis, S M Petters and I Puaut
- [237] [238] Harmonic Semi-Partitioned Scheduling for Fixed-Priority Real-Time Tasks on Multi-Core Platform [p. 503]
- M Fan and G Quan
- [239] [240] Static Scheduling of a Time-Triggered Network-on-Chip Based on SMT Solving [p. 509]
- J Huang, J O Blech, A Raabe, C Buckl and A Knoll
- [241] [242] Formal Analysis of Sporadic Overload in Real-Time Systems [p. 515]
- S Quinton, M Hanke and R Ernst
5.7: [243] Testing of Non-Volatile Memories
Moderators: R Aitken, ARM, US; B Tasic, NXP Semiconductors, NL
- [244] [245] Error Patterns in MLC NAND Flash Memory: Measurement, Characterization, and Analysis [p. 521]
- Y Cai, E F Haratsch, O Mutlu and K Mai
- [246] [247] Modeling and Testing of Interference Faults in the Nano NAND Flash Memory [p. 527]
- J Zha, X Cui and C L Lee
- [248] [249] Impact of Resistive-Open Defects on the Heat Current of TAS-MRAM Architectures [p. 532]
- J Azevedo, A Virazel, A Bosio, L Dilillo, P Girard, A Todri, G Prenat, J Alvarez-Herault and K Mackay
IP2: [250] Interactive Presentations
- [251] [252] Worst-Case Delay Analysis of Variable Bit-Rate Flows in Network-on-Chip with Aggregate Scheduling [p. 538]
- F Jafari, A Jantsch and Z Lu
- [253] [254] Dynamic-Priority Arbiter and Multiplexer Soft Macros for On-Chip Networks Switches [p. 542]
- G Dimitrakopoulos and E Kalligeros
- [255] [256] Low Power Aging-Aware Register File Design by Duty Cycle Balancing [p. 546]
- S Wang, T Jin, C Zheng and G Duan
- [257] [258] PowerAdviser: An RTL Power Platform for Interactive Sequential Optimizations [p. 550]
- N Vyagrheswarudu, S Das and A Ranjan
- [259] [260] Towards Parallel Execution of IEC 61131 Industrial Cyber-Physical Systems Applications [p. 554]
- A Canedo and M A Al-Faruque
- [261] [262] A Scan Pattern Debugger for Partial Scan Industrial Designs [p. 558]
- K Chandrasekar, S K Misra, S Sengupta and M S Hsiao
- [263] [264] FAST-GP: An RTL Functional Verification Framework Based on Fault Simulation on GP-GPUs [p. 562]
- N Bombieri, F Fummi and V Guarnieri
- [265] [266] Exploiting Binary Translation for Fast ASIP Design Space Exploration on FPGAs [p. 566]
- S Pomata, P Meloni, G Tuveri, L Raffo and M Lindwer
- [267] [268] Design of a Low-Energy Data Processing Architecture for WSN Nodes [p. 570]
- C Walravens and W Dehaene
- [269] [270] Application-Specific Power-Efficient Approach for Reducing Register File Vulnerability [p. 574]
- H Tabkhi and G Schirner
- [271] [272] On-line Scheduling of Target Sensitive Periodic Tasks with the Gravitational Task Model [p. 578]
- R Guerra and G Fohler
- [273] [274] Online Scheduling for Multi-Core Shared Reconfigurable Fabric [p. 582]
- L Chen, T Marconi and T Mitra
- [275] [276] SCFIT: A FPGA-based Fault Injection Technique for SEU Fault Model [p. 586]
- A Mohammadi, M Ebrahimi, A Ejlali and S G Miremadi
6.1: [277] PANEL - Role of EDA in the Development of Electric Vehicles (Special Day E-Mobility)
Moderator: O Bringmann, FZI Research Center for Information Technology, Karlsruhe, DE
6.1.2: [280] Keynote
- [281] [282] Research and Innovation on Advanced Computing - an EU Perspective [p. 591]
- T Van der Pyl, Director Components and Systems, European Commission
6.2: [283] EMBEDDED TUTORIAL - Memristor Technology
Moderator: R Tetzlaff, TU Dresden, DE
- [284] [285] Memristor Technology in Future Electronic System Design [p. 592]
- R Tetzlaff, A Bruening, L O Chua, R S Williams
6.3: [286] Thermal Aware Low Power Design
Moderators: A Macii, Politecnico di Torino, IT; A Garcia-Ortiz, Bremen U, DE
- [287] [288] TempoMP: Integrated Prediction and Management of Temperature in Heterogeneous MPSoCs [p. 593]
- S Sharifi, R Ayoub and T Simunic Rosing
- [289] [290] Thermal Balancing of Liquid-Cooled 3D-MPSoCs Using Channel Modulation [p. 599]
- M M Sabry, A Sridhar and D Atienza
- [291] [292] Statistical Thermal Modeling and Optimization Considering Leakage Power Variations [p. 605]
- D-C Juan, Y-L Chuang, D Marculescu, Y-W Chang
- [293] [294] Analysis and Runtime Management of 3D Systems with Stacked DRAM for Boosting Energy Efficiency [p. 611]
- J Meng and A K Coskun
6.4: [295] Basic Techniques for Improving the Formal Verification Flow
Moderators: M Wedler, Kaiserslautern U, DE; G Cabodi, Politecnico di Torino, IT
- [296] [297] A Guiding Coverage Metric for Formal Verification [p. 617]
- F Haedicke, D Grosse and R Drechsler
- [298] [299] Verification of Partial Designs Using Incremental QBF Solving [p. 623]
- P Marin, C Miller, M Lewis and B Becker
- [300] [301] Non-Solution Implications Using Reverse Domination in a Modern SAT-based Debugging Environment [p. 629]
- B Le, H Mangassarian, B Keng and A Veneris
6.5: [302] System-on-Chip Composition and Synthesis
Moderators: T Stefanov, Leiden U, NL; D Sciuto, Politecnico di Milano, IT
- [303] [304] Optimizing Performance Analysis for Synchronous Dataflow Graphs with Shared Resources [p. 635]
- D Thiele and R Ernst
- [305] [306] Compositional System-Level Design Exploration with Planning of High-Level Synthesis [p. 641]
- H-Y Liu, M Petracca and L P Carloni
- [307] [308] Correct-by-Construction Multi-Component SoC Design [p. 647]
- R Sinha, P S Roop, Z Salcic and S Basu
6.6: [309] Timing Analysis
Moderators: P Puschner, TU Wien, AT; S M Petters, CISTER-ISEP, PT
- [310] [311] Model Checking of Scenario-Aware Dataflow with CADP [p. 653]
- B Theelen, J-P Katoen and H Wu
- [312] [313] An Instruction Scratchpad Memory Allocation for the Precision Timed Architecture [p. 659]
- A Prakash and H D Patel
- [314] [315] Bounding WCET of Applications Using SDRAM with Priority Based Budget Scheduling in MPSoCs [p. 665]
- H Shah, A Raabe and A Knoll
- [316] [317] Time Analysable Synchronisation Techniques for Parallelised Hard Real-Time Applications [p. 671]
- M Gerdes, F Kluge, T Ungerer, C Rochange and P Sainrat
6.7: [318] HOT TOPIC - Design for Test and Reliability in Ultimate CMOS
Moderator: L Anghel, TIMA, FR
- [319] [320] Design for Test and Reliability in Ultimate CMOS [p. 677]
- M Nicolaidis, L Anghel, N-E Zergainoh, Y Zorian, T Karnik, K Bowman, J Tschanz, S-L Lu, C Tokunaga, A Raychowdhury, M Khellah, J Kulkarni, V De and D Avresky
7.1: [321] HOT TOPIC - Energy of Optimization (Special Day E-Mobility)
Moderator: K Knoedler, Robert Bosch GmbH, Heilbronn, DE
- [322] [323] Optimal Energy Management and Recovery for FEV [p. 683]
- K Knoedler, J Steinmann, S Laversanne, S Jones, A Huss, E Kural, D Sanchez, O Bringmann, J Zimmermann
7.2: [324] HOT TOPIC - Virtual Platforms: Breaking New Grounds
Moderators: S A Huss, TU Darmstadt, DE
- [325] [326] Virtual Platforms: Breaking New Grounds [p. 685]
- R Leupers, G Martin, R Plyaskin, A Herkersdorf, F Schirrmeister, T Kogel, M Vaupel
7.3: [327] Multimedia and Consumer Applications
Moderators: T Theocharides, Cyprus U, CY; F Kienle, TU Kaiserslautern, DE
- [328] [329] An FPGA-based Accelerator for Cortical Object Classification [p. 691]
- M S Park, S Kestur, J Sabarad, V Narayanan and M J Irwin
- [330] [331] Power-Efficient Error-Resiliency for H.264/AVC Context-Adaptive Variable Length Coding [p. 697]
- M Shafique, B Zatt, S Rehman, F Kriebel and J Henkel
- [332] [333] Towards Accurate Hardware Stereo Correspondence: A Real-Time FPGA Implementation of a Segmentation-Based Adaptive Support Weight Algorithm [p. 703]
- C Ttofis and T Theocharides
- [334] [335] An FPGA-based Parallel Processor for Black-Scholes Option Pricing Using Finite Differences Schemes [p. 709]
- G Chatziparaskevas, A Brokalakis and I Papaefstathiou
7.4: [336] Nanoelectronic Devices
Moderators: S Garg, Toronto U, CA; C Nicopoulos, Cyprus U, CY
- [337] [338] A SAT-based Fitness Function for Evolutionary Optimization of Polymorphic Circuits [p. 715]
- L Sekanina and Z Vasicek
- [339] [340] Mach-Zehnder Interferometer Based Design of All Optical Reversible Binary Adder [p. 721]
- S Kotiyal, H Thapliyal and N Ranganathan
- [341] [342] Weighted Area Technique for Electromechanically Enabled Logic Computation with Cantilever-Based NEMS Switches [p. 727]
- S Patil, M-W Jang, C-L Chen, D Lee, Z Ye, W E Partlo III, D J Lilja, S A Campbell and T Cui
7.5: [343] High Level and Statistical Design of Mixed-Signal Systems
Moderators: C Dehollain, EPF Lausanne, CH; D Morche, CEA-Leti, FR
- [344] [345] Response-surface-based Design Space Exploration and Optimization of Wireless Sensor Nodes with Tunable Energy Harvesters [p. 733]
- L Wang, T J Kazmierski, B M Al-Hashimi, M Aloufi and J Wenninger
- [346] [347] Holistic Modeling of Embedded Systems with Multi-Discipline Feedback: Application to a Precollision Mitigation Braking System [p. 739]
- A Leveque, F Pecheux, M-M Louerat, H Aboushady, F Cenni, S Scotti, A Massouri and L Clavier
- [348] [349] Hierarchical Analog Circuit Reliability Analysis Using Multivariate Nonlinear Regression and Active Learning Sample Selection [p. 745]
- E Maricau, D De Jonghe and G Gielen
- [350] [351] A Fast Analog Circuit Yield Estimation Method for Medium and High Dimensional Problems [p. 751]
- B Liu, J Messaoudi and G Gielen
- [352] [353] Fast Isomorphism Testing for a Graph-based Analog Circuit Synthesis Framework [p. 757]
- M Meissner, O Mitea, L Luy and L Hedrich
7.6: [354] Advances in Dataflow Modeling and Analysis
Moderators: C Haubelt, Rostock U, DE; L S Indrusiak, York U, UK
- [355] [356] Design of Streaming Applications on MPSoCs Using Abstract Clocks [p. 763]
- A Gamatie
- [357] [358] SPDF: A Schedulable Parametric Data-Flow MoC [p. 769]
- P Fradet, A Girault and P Poplavko
- [359] [360] Modeling Static-Order Schedules in Synchronous Dataflow Graphs [p. 775]
- M Damavandpeyma, S Stuijk, T Basten, M Geilen and H Corporaal
- [361] [362] Design Space Pruning through Hybrid Analysis in System-level Design Space Exploration [p. 781]
- R Piscitelli and A D Pimentel
7.7: [363] Test and Repair of New Technologies
Moderators: J Tyszer, TU Poznan, PL; H-J Wunderlich, Stuttgart U, DE
- [364] [365] Test Pin Count Reduction for NoC-based Test Delivery in Multicore SOCs [p. 787]
- M Richter and K Chakrabarty
- [366] [367] On Effective TSV Repair for 3D-Stacked ICs [p. 793]
- L Jiang, Q Xu and B Eklow
- [368] [369] DfT Schemes for Resistive Open Defects in RRAMs [p. 799]
- N Z Haron and S Hamdioui
7.8: [370] HOT TOPIC - New Directions in Timing Modeling and Analysis of Automotive Software
Moderator: W Mueller, U Paderborn, DE
- [371] [372] Timing Modeling with AUTOSAR - Current State and Future Directions [p. 805]
- M-A Peraldi-Frati, H Blom, D Karlsson and S Kuntz
- [373] [374] Challenges and New Trends in Probabilistic Timing Analysis [p. 810]
- S Quinton, R Ernst, D Bertrand and P Meumeu Yomsi
IP3: [375] Interactive Presentations
- [376] [377] QBF-Based Boolean Function Bi-Decomposition [p. 816]
- H Chen, M Janota and J Marques-Silva
- [378] [379] Automatic Transition Between Structural System Views in a Safety Relevant Embedded Systems Development Process [p. 820]
- C Ellen, C Etzien and M Oertel
- [380] [381] Towards New Applications of Multi-Function Logic: Image Multi-Filtering [p. 824]
- L Sekanina and V Salajka
- [382] [383] Memory-Map Selection for Firm Real-Time SDRAM Controllers [p. 828]
- S Goossens, T Kouters, B Akesson and K Goossens
- [384] [385] Real-time Implementation and Performance Optimization of 3D Sound Localization on GPUs [p. 832]
- Y Liang, Z Cui, S Zhao, K Rupnow, Y Zhang, D L Jones and D Chen
- [386] [387] Impact of TSV Area on the Dynamic Range and Frame Rate Performance of 3D-Integrated Image Sensors [p. 836]
- A Xhakoni, D San Segundo Bello and G Gielen
- [388] [389] Minimizing the Latency of Quantum Circuits during Mapping to the Ion-Trap Circuit Fabric [p. 840]
- M J Dousti and M Pedram
- [390] [391] Voltage Propagation Method for 3-D Power Grid Analysis [p. 844]
- C Zhang, V F Pavlidis and G De Micheli
- [392] [393] Yield Optimization for Radio Frequency Receiver at System Level [p. 848]
- S A Nazin, D Morche and A Reinhardt
- [394] [395] Parallel Statistical Analysis of Analog Circuits by GPU-accelerated Graph-based Approach [p. 852]
- X-X Liu, S X-D Tan and H Wang
- [396] [397] Automated Critical Device Identification for Configurable Analogue Transistors [p. 858]
- R Rudolf, P Taatizadeh, R Wilcock and P Wilson
- [398] [399] Analysis of Multi-Domain Scenarios for Optimized Dynamic Power Management Strategies [p. 862]
- J Zimmermann, O Bringmann and W Rosenstiel
- [400] [401] PUF-based Secure Test Wrapper Design for Cryptographic SoC Testing [p. 866]
- A Das, U Kocabas, A-R Sadeghi and I Verbauwhede
8.1: [402] HOT TOPIC - Robustness Challenges in Automotive (Special Day E-Mobility)
Moderator: J Lau, Infineon, DE
- [403] [404] Complexity, Quality and Robustness - The Challenges of Tomorrow's Automotive Electronics [p. 870]
- U Abelein, H Lochner, D Hahn and S Straube
- [405] [406] Measuring and Improving the Robustness of Automotive Smart Power Microelectronics [p. 872]
- T Nirmaier, V Meyer zu Bexten, M Tristl, M Harrant, M Kunze, M Rafaila, J Lau, G Pelz
8.2: [407] PANEL - EDA for Trailing Edge Technologies
Moderator: P Rolandi STMicroelectronics Italy
- [408] [409] Panel: What Is EDA Doing for Trailing Edge Technologies? [p. 874]
- Panelists: A Bruening, A Domic, R Kress, J Sawicki and C Sebeke
8.3: [410] Innovative Reliable Systems and Applications
Moderators: J Ayala, Madrid Complutense U, ES; M D Santambrogio, Politecnico di Milano, IT
- [411] [412] Reli: Hardware/Software Checkpoint and Recovery Scheme for Embedded Processors [p. 875]
- T Li, R Ragel and S Parameswaran
- [413] [414] A Cross-Layer Approach for New Reliability-Performance Trade-Offs in MLC NAND Flash Memories [p. 881]
- C Zambelli, M Indaco, M Fabiano, S Di Carlo, P Prinetto, P Olivo and D Bertozzi
- [415] [416] A Resilient Architecture for Low Latency Communication in Shared-L1 Processor Clusters [p. 887]
- M R Kakoee, I Loi and L Benini
- [417] [418] Performance-Reliability Tradeoff Analysis for Multithreaded Applications [p. 893]
- I Oz, H R Topcuoglu, M Kandemir and O Tosun
8.4: [419] Advances in Formal SoC Verification
Moderators: D Grosse, Bremen U, DE; F Rahim, Atrenta, FR
- [420] [421] Efficient Groebner Basis Reductions for Formal Verification of Galois Field Multipliers [p. 899]
- J Lv, P Kalla and F Enescu
- [422] [423] Scalable Progress Verification in Credit-Based Flow-Control Systems [p. 905]
- S Ray and R K Brayton
- [424] [425] Formal Methods for Ranking Counterexamples through Assumption Mining [p. 911]
- S Mitra, A Banerjee and P Dasgupta
8.5: [426] Variability and Delay
Moderators: S Sapatnekar, Minnesota U, US; J Cortadella, UP Catalunya, ES
- [427] [428] Transistor-Level Gate Model Based Statistical Timing Analysis Considering Correlations [p. 917]
- Q Tang, A Zjajo, M Berkelaar and N van der Meijs
- [429] [430] Current Source Modeling for Power and Timing Analysis at Different Supply Voltages [p. 923]
- C Knoth, H Jedda and U Schlichtmann
- [431] [432] Clock Skew Scheduling for Timing Speculation [p. 929]
- R Ye, F Yuan, H Zhou and Q Xu
8.6: [433] System-Level Optimization of Embedded Real-Time Systems
Moderators: J Teich, Erlangen-Nuremberg U, DE; J-J Chen, Karlsruhe Institute of Technology, DE
- [434] [435] Robust and Flexible Mapping for Real-time Distributed Applications during the Early Design Phases [p. 935]
- J Gan, P Pop, F Gruian and J Madsen
- [436] [437] A Methodology for Automated Design of Hard-Real-Time Embedded Streaming Systems [p. 941]
- M A Bamakhrama, J T Zhai, H Nikolov and T Stefanov
- [438] [439] Co-Design Techniques for Distributed Real-Time Embedded Systems with Communication Security Constraints [p. 947]
- K Jiang, P Eles and Z Peng
8.7: [440] On-Line Test for Secure Systems
Moderators: X Vera, Intel Labs Barcelona, ES; J Abella, Barcelona Supercomputing Center, ES
- [441] [442] Logic Encryption: A Fault Analysis Perspective [p. 953]
- J Rajendran, Y Pino, O Sinanoglu and R Karri
- [443] [444] Low-Cost Implementations of On-the-Fly Tests for Random Number Generators [p. 959]
- F Veljkovic, V Rozic and I Verbauwhede
- [445] [446] Post-Deployment Trust Evaluation in Wireless Cryptographic ICs [p. 965]
- Y Jin, D Maliuk and Y Makris
8.8: [447] EMBEDDED TUTORIAL - Batteries and Battery Management Systems
Moderators: L Fanucci, U Pisa, IT; H Gall, austriamicrosystems, AT
- [448] [449] Batteries and Battery Management Systems for Electric Vehicles [p. 971]
- M Brandl, H Gall, M Wenger, V Lorentz, M Giegerich, F Baronti, G Fantechi, L Fanucci, R Roncella, R Saletti, S Saponara, A Thaler, M Cifrain and W Prochazka
9.2: [450] SPECIAL SESSION - From Ultra-Low-Power Multi-Core Design to Exascale Computing
Moderators: R Hermida, UCM Madrid, ES; T Simunic Rosing, UCSD, US
- [451] [452] Power Management of Multi-Core Chips: Challenges and Pitfalls [p. 977]
- P Bose, A Buyuktosunoglu, J A Darringer, M S Gupta, M B Healy, H Jacobson, I Nair, J A Rivers, J Shin, A Vega, A J Weger
- [453] [454] P2012: Building an Ecosystem for a Scalable, Modular and High-Efficiency Embedded Computing Accelerator [p. 983]
- L Benini, E Flamand, D Fuin and D Melpignano
- [455] [456] Multi-Core Architecture Design for Ultra-Low-Power Wearable Health Monitoring Systems [p. 988]
- A Y Dogan, J Constantin, M Ruggiero, A Burg and D Atienza
- [457] [458] Reducing the Energy Cost of Computing through Efficient Co-Scheduling of Parallel Workloads [p. 994]
- C Hankendi and A K Coskun
9.3: [459] Architecture and Building Blocks for Secure Systems
Moderators: L Fesquet, TIMA Laboratory, FR; L Torres, LIRMM, FR
- [460] [461] SAFER PATH: Security Architecture Using Fragmented Execution and Replication for Protection against Trojaned Hardware [p. 1000]
- M Beaumont, B Hopkins and T Newby
- [462] [463] ASIC Implementations of Five SHA-3 Finalists [p. 1006]
- X Guo, M Srivastav, S Huang, D Ganta, M B Henry, L Nazhandali and P Schaumont
- [464] [465] Side Channel Analysis of the SHA-3 Finalists [p. 1012]
- M Zohner, M Kasper, M Stoettinger and S A Huss
9.4: [466] Advances in High-Level Synthesis
Moderators: G Coutinho, ICL, UK; P Coussy, Bretagne-Sud U, FR
- [467] [468] Combining Module Selection and Replication for Throughput-Driven Streaming Programs [p. 1018]
- J Cong, M Huang, B Liu, P Zhang and Y Zou
- [469] [470] Exploiting Area/Delay Tradeoffs in High-Level Synthesis [p. 1024]
- A Kondratyev, L Lavagno, M Meyer and Y Watanabe
- [471] [472] Predicting Best Design Trade-offs: A Case Study in Processor Customization [p. 1030]
- M Zuluaga, E Bonilla and N Topham
9.5: [473] Supply Voltage and Circuitry Based Power Reductions
Moderators: M Lopez-Vallejo, UP Madrid, ES; W Nebel, Oldenburg U and OFFIS, DE
- [474] [475] Automatic Design of Low-Power Encoders Using Reversible Circuit Synthesis [p. 1036]
- R Wille, R Drechsler, C Osewold and A Garcia-Ortiz
- [476] [477] Ultra Low Power Litho Friendly Local Assist Circuitry for Variability Resilient 8T SRAM [p. 1042]
- V Sharma, S Cosemans, M Ashouei, J Huisken, F Catthoor and W Dehaene
- [478] [479] Sliding-Mode Control to Compensate PVT Variations in Dual Core Systems [p. 1048]
- H R Pourshaghaghi, H Fatemi and J Pineda de Gyvez
- [480] [481] MAPG: Memory Access Power Gating [p. 1054]
- K Jeong, A B Kahng, S Kang, T S Rosing and R Strong
- [482] [483] State of Health Aware Charge Management in Hybrid Electrical Energy Storage Systems [p. 1060]
- Q Xie, X Lin, Y Wang, M Pedram, D Shin and N Chang
9.6: [484] Creation and Processing of System-level Models
Moderators: E Villar, Cantabria U, ES; J Haase, TU Wien, AT
- [485] [486] Automated Construction of a Cycle-Approximate Transaction Level Model of a Memory Controller [p. 1066]
- V Todorov, D Mueller-Gritschneder, H Reinig and U Schlichtmann
- [487] [488] Refinement of UML/MARTE Models for the Design of Networked Embedded Systems [p. 1072]
- E Ebeid, F Fummi, D Quaglia and F Stefanni
- [489] [490] Debugging of Inconsistent UML/OCL Models [p. 1078]
- R Wille, M Soeken and R Drechsler
9.7: [491] Test and Monitoring of RF and Mixed-Signal ICs
Moderators: S Sattler, Erlangen-Nuremberg U, DE; H Stratigopoulos, IMAG / CNRS, FR
- [492] [493] An Analytical Technique for Characterization of Transceiver IQ Imbalances in the Loop-Back Mode [p. 1084]
- A Nassery and S Ozev
- [494] [495] Testing RF Circuits with True Non-Intrusive Built-In Sensors [p. 1090]
- L Abdallah, H-G Stratigopoulos, S Mir and J Altet
- [496] [497] Monitoring Active Filters under Automotive Aging Scenarios with Embedded Instrument [p. 1096]
- J Wan and H G Kerkhoff
IP4: [498] Interactive Presentations
- [499] [500] Analysis of Instruction-level Vulnerability to Dynamic Voltage and Temperature Variations [p. 1102]
- A Rahimi, L Benini and R K Gupta
- [501] [502] CrashTest'ing SWAT: Accurate, Gate-Level Evaluation of Symptom-Based Resiliency Solutions [p. 1106]
- A Pellegrini, R Smolinski, L Chen, X Fu, S K S Hari, J Jiang, S V Adve, T Austin and V Bertacco
- [503] [504] A Hybrid HW-SW Approach for Intermittent Error Mitigation in Streaming-Based Embedded Systems [p. 1110]
- M M Sabry, D Atienza and F Catthoor
- [505] [506] Probabilistic Response Time Bound for CAN Messages with Arbitrary Deadlines [p. 1114]
- P Axer, M Sebastian and R Ernst
- [507] [508] Exploring Pausible Clocking Based GALS Design for 40-nm System Integration [p. 1118]
- X Fan, M Kristic, E Grass, B Sanders and C Heer
- [509] [510] Static Analysis of Asynchronous Clock Domain Crossings [p. 1122]
- S Chaturvedi
- [511] [512] A Scalable GPU-based Approach to Accelerate the Multiple-Choice Knapsack Problem [p. 1126]
- B Suri, U D Bordoloi and P Eles
- [513] [514] Enhancing Non-Linear Kernels by an Optimized Memory Hierarchy in a High Level Synthesis Flow [p. 1130]
- S Mancini and F Rousseau
- [515] [516] Workload-Aware Voltage Regulator Optimization for Power Efficient Multi-Core Processors [p. 1134]
- A A Sinkar, H Wang and N S Kim
- [517] [518] An Energy Efficient DRAM Subsystem for 3D Integrated SoCs [p. 1138]
- C Weis, I Loi, L Benini and N Wehn
- [519] [520] Eliminating Invariants in UML/OCL Models [p. 1142]
- M Soeken, R Wille and R Drechsler
- [521] [522] On-Chip Source Synchronous Interface Timing Test Scheme with Calibration [p. 1146]
- H Kim and J A Abraham
10.1: [523] Special Day More-than-Moore: Technologies
Moderators: M Brillouët, CEA-Leti, FR
- [524] [525] ITRS 2011 Analog EDA Challenges and Approaches - Invited Paper [p. 1150]
- H Graeb
- [526] [527] UWB: Innovative Architectures Enable Disruptive Low Power Wireless Applications - Invited Paper [p. 1160]
- D Morche, M Pelissier, G Masson and P Vincent
10.2: [528] Pathways to Servers of the Future
Moderator: G Fettweis, TU Dresden, DE
- [529] [530] Pathways to Servers of the Future - Highly Adaptive Energy Efficient Computing (HAEC) [p. 1161]
- G Fettweis, W Nagel and W Lehner
10.3: [531] Side-Channel Analysis and Protection of Secure Embedded Systems
Moderators: F Regazzoni, ALaRI, CH; P Schaumont, Virginia Tech, US
- [532] [533] Amplitude Demodulation-based EM Analysis of Different RSA Implementations [p. 1167]
- G Perin, L Torres, P Benoit and P Maurine
- [534] [535] RSM: A Small and Fast Countermeasure for AES, Secure against First- and Second-order Zero-Offset SCAs [p. 1173]
- M Nassar, Y Souissi, S Guilley and J-L Danger
- [536] [537] Revealing Side-Channel Issues of Complex Circuits by Enhanced Leakage Models [p. 1179]
- A Heuser, W Schindler and M Stoettinger
10.4: [538] Topics in High-Level Synthesis
Moderators: K Bertels, TU Delft, NL; P Brisk, UC Riverside, US
- [539] [540] 3DHLS: Incorporating High-Level Synthesis in Physical Planning of Three-Dimensional (3D) ICs [p. 1185]
- Y Chen, G Sun, Q Zou and Y Xie
- [541] [542] Multi-Token Resource Sharing for Pipelined Asynchronous Systems [p. 1191]
- J Hansen and M Singh
- [543] [544] Design of Low-Complexity Digital Finite Impulse Response Filters on FPGAs [p. 1197]
- L Aksoy, E Costa, P Flores and J Monteiro
10.5: [545] Modeling of Complex Analogue and Digital Systems
Moderators: T Kazmierski, Southampton U, UK; N van der Meijs, TU Delft, NL
- [546] [547] An Efficient Framework for Passive Compact Dynamical Modeling of Multiport Linear Systems [p. 1203]
- Z Mahmood, R Suaya and L Daniel
- [548] [549] Analysis and Design of Sub-Harmonically Injection Locked Oscillators [p. 1209]
- A Neogy and J Roychowdhury
- [550] [551] Design of an Intrinsically-Linear Double- VCO-based ADC with 2nd-order Noise Shaping [p. 1215]
- P Gao, X Xing, J Craninckx and G Gielen
- [552] [553] Large Signal Simulation of Integrated Inductors on Semi-Conducting Substrates [p. 1221]
- W Schoenmaker, M Matthes, B De Smedt, S Baumanns, C Tischendorf and R Janssen
10.6: [554] Cyber-Physical Systems
Moderators: P Eles, Linkoping U, SE; R Ernst, TU Braunschweig, DE
- [555] [556] Time-triggered Implementations of Mixed-Criticality Automotive Software [p. 1227]
- D Goswami, M Lukasiewycz, R Schneider and S Chakraborty
- [557] [558] Timing Analysis of Cyber-Physical Applications for Hybrid Communication Protocols [p. 1233]
- A Masrur, D Goswami, S Chakraborty, J-J Chen, A Annaswamy and A Banerjee
- [559] [560] A Cyberphysical Synthesis Approach for Error Recovery in Digital Microfluidic Biochips [p. 1239]
- Y Luo, K Chakrabarty and T-Y Ho
- [561] [562] Predictive Control of Networked Control Systems over Differentiated Services Lossy Networks [p. 1245]
- R Muradore, D Quaglia and P Fiorini
10.7: [563] On-Line Test and Fault Tolerance
Moderators: D Gizopoulos, Athens U, GR; M Nicolaidis, TIMA Laboratory, FR
- [564] [565] Input Vector Monitoring on Line Concurrent BIST Based on Multilevel Decoding Logic [p. 1251]
- I Voyiatzis
- [566] [567] High Performance Reliable Variable Latency Carry Select Addition [p. 1257]
- K Du, P Varman and K Mohanram
- [568] [569] Salvaging Chips with Caches beyond Repair [p. 1263]
- H Hsuing, B Cha and S K Gupta
- [570] [571] Mitigating Lifetime Underestimation: A System-Level Approach Considering Temperature Variations and Correlations between Failure Mechanisms [p. 1269]
- K-C Wu, M-C Lee, D Marculescu and S-C Wang
10.8: [572] EMBEDDED TUTORIAL - Moore Meets Maxwell
Moderator: R Camposano, Nimbic Inc., US
11.1: [575] SPECIAL DAY MORE-THAN-MOORE: Heterogeneous Integration
Moderator: M Brillouët, CEA-Leti, FR
- [576] [577] Challenges and Emerging Solutions in Testing TSV-Based 2 1/2D-and 3D-Stacked ICs - Invited Paper [p. 1277]
- E J Marinissen
11.2: [578] The Quest for NoC Performance
Moderators: D Bertozzi, Ferrara U, IT; C Seiculescu, EPF Lausanne, CH
- [579] [580] A TDM NoC Supporting QoS, Multicast, and Fast Connection Set-Up [p. 1283]
- R Stefan, A Molnos, A Ambrose and K Goossens
- [581] [582] Parallel Probing: Dynamic and Constant Time Setup Procedure in Circuit Switching NoC [p. 1289]
- S Liu, A Jantsch and Z Lu
- [583] [584] A Flit-level Speedup Scheme for Network-on-Chips Using Self-Reconfigurable Bi-directional Channels [p. 1295]
- Z Qian, Y F Teh and C-Y Tsui
11.3: [585] Emerging Memory Technologies (1)
Moderators: G Sun, Peking U, CN; Y Liu, Tsinghua U, CN
- [586] [587] Spintronic Memristor Based Temperature Sensor Design with CMOS Current Reference [p. 1301]
- X Bi, C Zhang, H Li, Y Chen and R E Pino
- [588] [589] 3D-FlashMap: A Physical-Location-Aware Block Mapping Strategy for 3D NAND Flash Memory [p. 1307]
- Y Wang, L A D Bathen, Z Shao and N D Dutt
- [590] [591] Asymmetry of MTJ Switching and Its Implication to STT-RAM Designs [p. 1313]
- Y Zhang, X Wang, Y Li, A K Jones and Y Chen
11.4: [592] Physical Anchors for Secure Systems
Moderators: L Torres, LIRMM, FR; V Fischer, Hubert Curien Laboratory, FR
- [593] [594] Comparative Analysis of SRAM Memories Used as PUF Primitives [p. 1319]
- G-J Schrijen and V van der Leest
- [595] [596] Comparison of Self-Timed Ring and Inverter Ring Oscillators as Entropy Sources in FPGAs [p. 1325]
- A Cherkaoui, V Fischer, A Aubert and L Fesquet
- [597] [598] A Sensor-Assisted Self-Authentication Framework for Hardware Trojan Detection [p. 1331]
- M Li, A Davoodi and M Tehranipoor
11.5: [599] Analogue Design Validation
Moderators: M Zwolinski, Southampton U, UK; J Raik, TU Tallin, EE
- [600] [601] Towards Improving Simulation of Analog Circuits Using Model Order Reduction [p. 1337]
- H Aridhi, M H Zaki and S Tahar
- [602] [603] Efficiency Evaluation of Parametric Failure Mitigation Techniques for Reliable SRAM Operation [p. 1343]
- E I Vatajelu and J Figueras
- [604] [605] A GPU-Accelerated Envelope-Following Method for Switching Power Converter Simulation [p. 1349]
- X-X Liu, S X-D Tan, H Wang and H Yu
- [606] [607] Simulation of the Steady State of Oscillators in the Time Domain [p. 1355]
- H G Brachtendorf, K Bittner and R Laur
11.6: [608] Techniques and Technologies Power Aware Reconfiguration
Moderators: M Platzner, Paderborn U, DE; D Goehringer, Fraunhofer Institute, DE
- [609] [610] Nano-Electro-Mechanical Relays for FPGA Routing: Experimental Demonstration and a Design Technique [p. 1361]
- C Chen, W S Lee, R Parsa, S Chong, J Provine, J Watt, R T Howe, H-S P Wong and S Mitra
- [611] [612] State-based Full Predication for Low Power Coarse-Grained Reconfigurable Architecture [p. 1367]
- K Han, S Park and K Choi
- [613] [614] UPaRC -- Ultra-Fast Power-aware Reconfiguration Controller [p. 1373]
- R Bonamy, H-M Pham, S Pillement and D Chillet
- [615] [616] Using Multi-objective Design Space Exploration to Enable Run-time Resource Management for Reconfigurable Architectures [p. 1379]
- G Mariani, V-M Sima, G Palermo, V Zaccaria, C Silvano and K Bertels
11.7: [617] Rise and Fall of Layout
Moderators: R Otten, TU Eindhoven, NL; P Groeneveld, Magma Design Automation, US
- [618] [619] VLSI Legalization with Minimum Perturbation by Iterative Augmentation [p. 1385]
- U Brenner
- [620] [621] Agglomerative-Based Flip-Flop Merging with Signal Wirelength Optimization [p. 1391]
- S S-Y Liu, C-J Lee and H-M Chen
- [622] [623] Fixed Origin Corner Square Inspection Layout Regularity Metric [p. 1397]
- M Pons, M Morgan and C Piguet
11.8: [624] HOT TOPIC - Programmability and Performance Portability of Multi-/Many-Core
Moderator: C Kessler, Linkoping U, SE
- [625] [626] Programmability and Performance Portability Aspects of Heterogeneous Multi-/Manycore Systems [p. 1403]
- C Kessler, U Dastgeer, S Thibault, R Namyst, A Richards, U Dolinsky, S Benkner, J L Traff and S Pllana
IP5: [627] Interactive Presentations
- [628] [629] Efficient Variation-Aware EM-Semiconductor Coupled Solver for the TSV Structures in 3D IC [p. 1409]
- Y Xu, W Yu, Q Chen, L Jiang and N Wong
- [630] [631] Verifying Jitter in an Analog and Mixed Signal Design Using Dynamic Time Warping [p. 1413]
- R Narayanan, A Daghar, M H Zaki and S Tahar
- [632] [633] MEDS: Mockup Electronic Data Sheets for Automated Testing of Cyber-Physical Systems Using Digital Mockups [p. 1417]
- B Miller, F Vahid and T Givargis
- [634] [635] Component-Based and Aspect-Oriented Methodology and Tool for Real-Time Embedded Control Systems Design [p. 1421]
- R Hamouche and R Kocik
- [636] [637] Cyber-Physical Cloud Computing: The Binding and Migration Problem [p. 1425]
- C Kirsch, E Pereira, R Sengupta, H Chen, R Hansen, J Huang, F Landolt, M Lippautz, A Rottmann, R Swick, R Trummer, and D Vizzini
- [638] [639] An Adaptive Approach for Online Fault Management in Many-Core Architectures [p. 1429]
- C Bolchini, A Miele and D Sciuto
- [640] [641] An Hybrid Architecture to Detect Transient Faults in Microprocessors: An Experimental Validation [p. 1433]
- S Campagna and M Violante
- [642] [643] Evaluation of a New RFID System Performance Monitoring Approach [p. 1439]
- G Fritz, V Beroulle, O-E-K Aktouf and D Hely
- [644] [645] A Framework for Simulating Hybrid MTJ/CMOS Circuits: Atoms to System Approach [p. 1443]
- G Panagopoulos, C Augustine and K Roy
- [646] [647] A Block-Level Flash Memory Management Scheme for Reducing Write Activities in PCM-based Embedded Systems [p. 1447]
- D Liu, T Wang, Y Wang, Z Qin and Z Shao
- [648] [649] Architecting a Common-Source-Line Array for Bipolar Non-Volatile Memory Devices [p. 1451]
- B Zhao, J Yang, Y Zhang, Y Chen and H Li
- [650] [651] Layout-Aware Optimization of STT MRAMs [p. 1455]
- S K Gupta, S P Park, N N Mojumder and K Roy
- [652] [653] Characterization of the Bistable Ring PUF [p. 1459]
- Q Chen, G Csaba, P Lugli, U Schlichtmann and U Ruehrmair
- [654] [655] An Operational Matrix-Based Algorithm for Simulating Linear and Fractional Differential Circuits [p. 1463]
- Y Wang, H Liu, G K H Pang and N Wong
- [656] [657] A Flexible and Fast Software Implementation of the FFT on the BPE Platform [p. 1467]
- T Cupaiuolo and D Lo Iacono
- [658] [659] Hierarchical Propagation of Geometric Constraints for Full-Custom Physical Design of ICs [p. 1471]
- M Mittag, A Krinke, G Jerke and W Rosenstiel
- [660] [661] Double-Patterning Friendly Grid-Based Detailed Routing with Online Conflict Resolution [p. 1475]
- I S Abed and A G Wassal
- [662] [663] Design and Analysis of Via-Configurable Routing Fabrics for Structured ASICs [p. 1479]
- H-P Tsai, R-B Lin and L-C Lai
12.1: [664] SPECIAL DAY MORE-THAN-MOORE: Applications
Moderator: M Brillouët, CEA-Leti, FR
- [665] [666] Towards A Wireless Medic Smart Card - Invited Paper [p. 1483]
- S Krone, B Almeroth, F Guderian and G Fettweis
12.2: [667] The Frontier of NoC Design
Moderators: K Goossens, TU Eindhoven, NL; S Murali, IMEC India, CH
- [668] [669] A Fast, Source-Synchronous Ring-based Network-on-Chip Design [p. 1489]
- A Mandal, S P Khatri and R N Mahapatra
- [670] [671] Area Efficient Asynchronous SDM Routers Using 2-Stage Clos Switches [p. 1495]
- W Song, D Edwards, J Garside and W J Bainbridge
- [672] [673] Power-Efficient Calibration and Reconfiguration for On-Chip Optical Communication [p. 1501]
- Y Zheng, P Lisherness, M Gao, J Bovington, S Yang and K-T Cheng
12.3: [674] Emerging Memory Technologies (2)
Moderators: H Li, NYU, US; Z Shao, The Hong Kong Polytechnic U, CN
- [675] [676] Modeling and Design Exploration of FBDRAM as On-chip Memory [p. 1507]
- G Sun, C Xu and Y Xie
- [677] [678] Bloom Filter-based Dynamic Wear Leveling for Phase-Change RAM [p. 1513]
- J Yun, S Lee and S Yoo
- [679] [680] A Compression-based Area-efficient Recovery Architecture for Nonvolatile Processors [p. 1519]
- Y Wang, Y Liu, Y Liu, D Zhang, S Li, B Sai, M-F Chiang and H Yang
12.4: [681] Digital Communication Systems
Moderators: F Kienle, TU Kaiserslautern, DE; F Clermidy, CEA-Leti, FR
- [682] [683] A Network-on-Chip-based Turbo/LDPC Decoder Architecture [p. 1525]
- C Condo, M Martina and G Masera
- [684] [685] A Complexity Adaptive Channel Estimator for Low Power [p. 1531]
- Z Yu, C H van Berkel and H Li
- [686] [687] A High Performance Split-Radix FFT with Constant Geometry Architecture [p. 1537]
- J Kwong and M Goel
12.5: [688] Architecture and Networks for Adative Computing
Moderators: F Ferrandi, Politecnico di Milano, IT; S Niar, Valenciennes U, FR
- [689] [690] Selective Flexibility: Breaking the Rigidity of Datapath Merging [p. 1543]
- M Stojilovic, D Novo, L Saranovac, P Brisk and P Ienne
- [691] [692] An Out-of-Order Superscalar Processor on FPGA: The ReOrder Buffer Design [p. 1549]
- M Rosiére, J-I Desbarbieux, N Drach and F Wajsbürt
- [693] [694] Partial Online-Synthesis for Mixed-Grained Reconfigurable Architectures [p. 1555]
- A Grudnitsky, L Bauer and J Henkel
- [695] [696] Congestion-Aware Scheduling for NoC-based Reconfigurable Systems [p. 1561]
- H-L Chao, Y-R Chen, S-Y Tung, P-A Hsiung and S-J Chen
12.6: [697] Boolean Methods in Logic Synthesis
Moderators: M Berkelaar, TU Delft, NL; J Monteiro, INESC-ID/TU Lisbon, PT
- [698] [699] Multi-Patch Generation for Multi-Error Logic Rectification by Interpolation with Cofactor Reduction [p. 1567]
- K-F Tang, P-K Huang, C-N Chou and C-Y Huang
- [700] [701] Almost Every Wire is Removable: A Modeling and Solution for Removing Any Circuit Wire [p. 1573]
- X Yang, T-K Lam, W-C Tang and Y-L Wu
- [702] [703] Mapping into LUT Structures [p. 1579]
- S Ray, A Mishchenko, N Een, R Brayton, S Jang and C Chen
- [704] [705] Row-Shift Decompositions for Index Generation Functions [p. 1585]
- T Sasao
- [706] [707] Custom On-Chip Sensors for Post-Silicon Failing Path Isolation in the Presence of Process Variations [p. 1591]
- M Li, A Davoodi and L Xie
12.7: [708] Impact of Modern Technology on Layout
Moderators: J Lienig, TU Dresden, DE; P Groeneveld, Magma Design Automation, US
- [709] [710] On Effective Flip-Chip Routing via Pseudo Single Redistribution Layer [p. 1597]
- H-W Hsu, M-L Chen, H-M Chen, H-C Li and S-H Chen
- [711] [712] AIR (Aerial Image Retargeting): A Novel Technique for In-Fab Automatic Model-Based Retargeting-for-Yield [p. 1603]
- A Y Hamouda, M Anis and K S Karim
- [713] [714] Layout-Driven Robustness Analysis for Misaligned Carbon Nanotubes in CNTFET-based Standard Cells [p. 1609]
- M Beste and M B Tahoori
12.8: [715] EMBEDDDED TUTORIAL - Advances in Variation-Aware Modeling, Verification, and Testing of Analog ICs
Moderator: TBD