All‐Digital Embedded Meters for On‐line Power Estimation
Daniele Jahier Pagliaria, Valentino Pelusob, Yukai Chenc, Andrea Calimerad, Enrico Maciie and Massimo Poncinof
Dipartimento di Automatica e Informatica, Politecnico di Torino, Turin, ITALY
adaniele.jahier@polito.it
bvalentino.peluso@polito.it
cyukai.chen@polito.it
dandrea.calimera@polito.it
eenrico.macii@polito.it
fmassimo.poncino@polito.it
ABSTRACT
Modern low power designs use multiple knobs for concurrent dynamic and leakage power optimization; supply voltage and threshold voltage are the most adopted. An efficient control of these knobs needs management policies aware of the power breakdown. This implies the availability of smart on‐chip strategies for dynamic and leakage power estimation at runtime. In this paper, we address this issue proposing the implementation of embedded dynamic/static power meters that use an optimized regression model fed with data collected from in‐situ activity monitors. The number of sensors, their bitwidth and optimal placement are obtained through an automated design flow. The methodology works for general logic and applies not just to processor cores, but also to application‐specific designs. We apply our solution to a representative class of benchmarks, showing that it can achieve an average estimation error smaller than 3%, with limited area and power overheads.