Architecture and FPGA-Implementation of a High Throughput K⁺-Best Detector

Nils Heidmann, Till Wiegand, Steffen Paul
Institute for Theoretical Electrical Engineering and Microelectronics (ITEM)
University of Bremen, Otto-Hahn-Allee, NW1, 28359, Bremen, Germany, +49(0)421/218-62535
Email: {heidmann, wiegand, steffen.paul}@item.uni-bremen.de

Abstract—Since Multiple Input Multiple Output (MIMO) transmission has become more and more popular for current and future mobile communication systems, MIMO detection is a big issue. Linear detection algorithms are less complex and well understood but their BER performance is limited. ML detectors achieve the optimum result but have exponential computational complexity. Hence, iterative tree-search algorithms like the sphere decoder or the K-Best detector, which reduce the computational complexity, has become a major topic in research. In this paper a modified K⁺-Best detector is introduced which is able to achieve the BER performance of a common K-Best detector with K=12, by using a sorting algorithm for K=8. This novel sorting approach based on Batchers Odd-Even Mergesort is less complex compared to other parallel sorting designs and saves valuable hardware resources. Due to an efficient implementation the throughput of the detector is about 455 Mbit/s which is twice as high as the LTE peak data rate of 217.6 Mbit/s for a 16-QAM modulated signal. In this paper the architecture and the implementation issues are demonstrated in detail and the BER performance of the K⁺-Best FPGA implementation is shown.

Index Terms—K-Best Detector; MIMO; Odd-Even Mergesort; FPGA-Implementation.

I. INTRODUCTION

The 3GPP Long Term Evolution (LTE) is the upcoming standard for cellular mobile communication. To meet the requirements of high data rate and low latency interactive services, Orthogonal Frequency-Division Multiplexing (OFDM) in combination with MIMO is used. The industry aims to achieve a peak throughput of 100 Mbit/s in the downlink and 50 Mbit/s in the uplink. The maximum theoretically achievable data rate using a 64-QAM modulated signal over a bandwidth of 20 MHz and a 4×4-MIMO configuration is stated in [1] as 326.4 Mbit/s. Hence, the peak data rate of a 16-QAM modulated signal is about 217.6 Mbit/s. To handle such data rates at the detector, linear detection methods like Zero Forcing (ZF) or Minimum Mean Square Error (MMSE) are widely used as their computational complexity is low. Unfortunately, these detection schemes have a relatively poor Bit-Error-Rate (BER) performance and therefore iterative tree-search strategies which approximate the Maximum Likelihood (ML) solution without exponential complexity become more interesting. Figure 1 shows exemplarily the Bit-Error-Rate (BER) performance of a K-Best detector with different K compared to the worst (ZF) and the best (ML) detection scheme for a 4×4 MIMO and 16-QAM modulated system.

It can be seen that the BER performance increases with K and for K=12 the ML solution is approximated quite well. Thus, the aim for the detector design is to handle a high K by keeping the complexity low.

The paper is structured as follows. Section II gives an overview of tree-search detectors including the K-Best detector. Section III describes the architecture of a detector, called K⁺-Best, which is based on a modified search strategy. The FPGA implementation aspects are discussed in section IV and a complexity and performance analysis is shown in section V. Conclusions are made in section VI.

II. TREE-SEARCH DETECTORS

Considering a $N_T \times N_R$-MIMO communication system with $N_R \geq N_T$, the system equation is given by:

$$\mathbf{y} = \mathbf{Hs} + \mathbf{n},$$

(1)

where $\mathbf{y} \in \mathbb{C}^{N_R \times 1}$ and $\mathbf{s} \in \Omega^{N_T \times 1}$ denote the received and the transmitted signal, $\mathbf{H} \in \mathbb{C}^{N_R \times N_T}$ is the channel matrix and $\mathbf{n} \in \mathbb{C}^{N_R \times 1}$ represents the system noise; $\Omega$ denotes the symbol alphabet. The optimum solution is given by the ML detector:

$$\hat{s} = \arg \min_{s \in \Omega^{N_T}} \| \mathbf{y} - \mathbf{Hs} \|^2.$$  

(2)

The principal idea of the tree-search algorithms is to decrease the computational complexity compared to the
where ML detector by setting partial symbol vectors \( s^{(i)} = [s_i \ s_{(i+1)} \ldots s_{N_T}]^T \) in relation with nodes of an \( N_T \)-level search tree (Fig. 2). Whereby the search tree consists of \( M^{(N_T-i+1)} \) nodes at each level and \( M \) denotes the modulation level of the transmitted symbol. The criterion to find the optimum symbol vector \( s^{(1)} \) without searching the entire tree is the Euclidean Distance (ED) between the received vector \( y \) and the product \( Hs \) of the channel matrix \( H \) and the considered symbols \( s \). The ED can be split into Partial Euclidean Distances (PEDs). The aim is to find the symbol vector \( s^{(1)} \) with the smallest PED on the last level.

A. Partial Euclidean Distance

The PED for \( N_R \geq N_T \) can be determined from the ML detector. Using a QR-decomposition \( H = QR \), equation (2) can be transformed to:

\[
\hat{s} = \arg \min_{s \in \Omega^{N_T}} ||y - Rs||^2,
\]

where \( \hat{y} = Q^H \ y, \ [R^H \ 0^{N_T \times N_T - N_R}]^H \) denotes a \( N_R \times N_T \) upper triangular matrix and \( Q = \begin{bmatrix} Q_1 & Q_2 \end{bmatrix} \) denotes a \( N_R \times N_T \) unitary matrix. This leads to:

\[
\hat{s} = \arg \min_{s \in \Omega^{N_T}} \sum_{i=1}^{N_T} |\hat{y}_i - \sum_{j=i}^{N_T} r_{ij}s_j|^2.
\]

A further advantage of equation (4) is, that it can iteratively be computed by the following procedure:

\[
T_i\left(s^{(i)}\right) = T_{i+1}\left(s^{(i+1)}\right) + e_i\left(s^{(i)}\right)^2
\]

with

\[
e_i\left(s^{(i)}\right) = \hat{y}_i - \sum_{j=i}^{N_T} r_{ij}s_j,
\]

where \( T_i\left(s^{(i)}\right) \) denotes the Partial Euclidean Distance and \( e_i\left(s^{(i)}\right) \) can be interpreted as a distance increment [2], [3]. Hence, due to the iterative calculation each node can be assigned to a PED, which can be used as a criterion to prune branches early and therefore, to reduce the computational complexity.

B. K-Best

The K-Best detector is a breath first iterative tree-search algorithm. Instead of searching the branches of the tree in a depth first manner, like the sphere decoder, the K-Best detector only calculates the child-nodes of a fixed number of K nodes in one level before it steps to the next level following the branches of the next nodes containing the K smallest PEDs. Figure 2 explains the search strategy of a K-Best detector with \( K = 3 \). As shown in Figure 1 the K-Best detector does not reach the ML solution as a common sphere decoder does, as the BER performance depends on the chosen parameter \( K \). But for a parameter \( K = 12 \) the ML solution is approximated quite well. The main advantage of the K-Best detector compared to the depth first sphere decoder is its fixed throughput e.g. fixed number of required clock cycles to detect one symbol, which makes it suitable for a hardware implementation.

C. Real Value Decomposition

To avoid complex numbers and to reduce the amount of computations, the complex system equation (2) can be decomposed into an equivalent real-valued system by the following equation:

\[
\begin{bmatrix} \Re\{\mathbf{y}\} \\ \Im\{\mathbf{y}\} \end{bmatrix} = \begin{bmatrix} \Re\{\mathbf{H}\} & -\Im\{\mathbf{H}\} \\ \Im\{\mathbf{H}\} & \Re\{\mathbf{H}\} \end{bmatrix} \begin{bmatrix} \Re\{\mathbf{s}\} \\ \Im\{\mathbf{s}\} \end{bmatrix} + \begin{bmatrix} \Re\{\mathbf{n}\} \\ \Im\{\mathbf{n}\} \end{bmatrix}.
\]

The real-valued dimensions are \( N_{2T} = 2N_T, N_{2R} = 2N_R \) and the number of constellation points is reduced to \( M_{RVD} = \sqrt{M} \).

III. ARCHITECTURE

The \( k^+ \)-Best detector is optimized for a complex 16-QAM modulated \( 4 \times 4 \)-MIMO system. As an RVD and QR-decomposed system is considered, the search tree levels are increased from four to eight and the child-nodes are decreased from \( M = 16 \) to \( M_{RVD} = 4 \). Hence, the basic architecture of the \( K^+ \)-Best detector consists of eight Processing-Elements (PEs) connected in serial. The parameter \( K \) is set to eight, but due to a modified sorting approach the performance of a common K-Best detector with \( K \approx 12 \) is achieved. The schematic view of a single PE is shown in Figure 3. The PE consists of a Computation Unit, a Sorting Unit and an Allocating Unit.
A. Computation-Unit

The main task of the Computation Unit (CU) is to calculate the PEDs of all child-nodes (eq. (5)), which can be further separated in a configurable and a static part for an effective hardware implementation (Fig. 8). The static part exists four times to calculate all child-nodes in parallel. Two CU are implemented in parallel to calculate eight PEDs in one step.

B. Sorting- and Allocation-Unit

The Sorting Unit (SU) aims to find the K smallest PEDs and the Allocation Unit (AU) forwards it to the next PE. In this implementation a modified Odd-Even Mergesort algorithm is used for the SU, which is explained in detail in the following section. Due to the modification the AU, which is negligible in common K-Best detector designs, is of major interest for the K⁺-Best detector.

1) Modified Odd-Even Mergesort: The basis for the SU is the K. E. Batchers Odd-Even Mergesort algorithm stated in [4], [5], [6] as it needs the minimal number of comparators for a parallel sorting process of \( n = 2^p \) \( (p = 1, 2, \ldots, N) \) elements compared to other sorting algorithms.

The algorithm merges gradually two lists, with ascending order, into a sorted one. Figure 4 shows an example of the sorting process of eight elements. The unsorted list \( a \) is converted into a sorted list \( h \). Each arrow denotes the smallest element of a Merge-Network (MN). A \( 1 \times 1\)-MN sorts two elements and can be realized by a simple comparator. Due to the fact, that each \( 2^p \times 2^p\)-MN is split into two \( 2^{p-1} \times 2^{p-1}\)-MNs, where the first network contains the elements with an odd- and the second with an even-index, the algorithm is called Odd-Even Mergesort. Comparing the outputs leads to the final list in ascending order. To generate a \( 2^p \times 2^p\)-MN, \( p \cdot 2^p + 1 \) comparator elements are needed which are arranged in \( p + 1 \) levels.

For a \( K = 8 \) i.e. 32 PEDs SU \( 16 \times 1 \times 1\)-MNs + \( 8 \cdot 2 \times 2\)-MNs + \( 4 \cdot 4 \times 4\)-MNs + \( 2 \cdot 8 \times 8\)-MNs + \( 1 \cdot 16 \times 16\)-MNs would be necessary which consist of 191 comparators.

To reduce the amount of comparators a pipelined structure can be used which is described in [6] and expanded in [7]. In the first instance \( 2^p \) elements are sorted and saved in a register. Within the next clock cycle another set of \( 2^p \) elements is sorted and forwarded together with the buffered elements to the input of a \( 2^p \times 2^p\)-MN. Due to this architecture an entire sorting network of \( n = 2^p \) elements is saved by the cost of one clock cycle.

To further reduce the complexity of the sorting algorithm for a K-Best detector with \( K = 8 \) (8 = 32 PEDs), the last \( 16 \times 16\)-MN can be replaced by a smaller \( 8 \times 8\)-MN, as only the eight smallest PEDs of the entire list are of interest. Thus, only the eight smallest PEDs of the penultimate \( 8 \times 8\)-MN are buffered and forwarded together with the eight smallest PEDs within the next clock cycle to the last \( 8 \times 8\)-MN. Due to this modification the same result is achieved by reducing the complexity (Table I, 1. Modification).

The principle idea to achieve a BER performance of a \( K = 12 \) K-Best detector using the sorting algorithm for \( K = 8 \) is explained in Figure 5. In the first instance (Figure 5a) 16 elements are buffered in a register and subsequently sorted with the next 16 elements (Figure 5b). Hence, the eight smallest PEDs of the first eight nodes are available. Moreover the PEDs 9 – 16 are also available which can be fed back and sorted with the eight smallest PEDs of the nodes 9 – 12 (Figure 5c) within the next clock cycle. Thus, the four residual smallest PEDs of the nodes 1 – 12 are available additionally to the eight smallest PEDs of the nodes 1 – 8 (Figure 5d).

As only the eight smallest PEDs of the first eight nodes are correctly estimated, a few simplifications are made to increase the BER performance of the detector from eight to twelve nodes without additional hardware:

- Four nodes contain no more than eight of the twelve smallest PEDs
- The last four nodes contain no more than four of the twelve smallest PEDs. This is assisted by the fact, that these four nodes contain the relatively biggest PEDs of the twelve nodes from the previous level.

Due to these simplifications, the detector is called a K⁺-Best detector. Figure 6 compares the BER performance between the K⁺-Best detector and a common K-Best detector. It can be seen that the introduced K⁺-Best detector approximately achieves the same BER performance as the K-Best detector.
with $K = 12$. Table I compares the different sorting strategies. It is clearly traceable how the amount as well as the number of comparators are reduced by the explained modification. Furthermore, it must be pointed out that the sorter can be further optimized depending on the modulation and search level, which will be explained in section V.

2) Allocation-Unit: Caused by the modifications and the assumptions of the SU the AU is of importance as the order, in which the nodes are forwarded to the CU, affects the result of the K$^+$-Best detector. The description of the SU shows that only the four smallest PEDs of the nodes 9–12 are considered. Furthermore, these PEDs do not affect the eight smallest PEDs of the first eight nodes. In case that the smallest PED within the level $i$ is generated by a parent-node with the smallest PEDs 9–12 of the level $i + 1$, it would not be possible, that this PED could be counted to the eight best nodes. As it is important that the smallest PED is counted to the first eight nodes a reallocation is necessary. Figure 7 shows the schematic of the AU. In the first step the four smallest PEDs of the first eight nodes are forwarded to the CU, followed by the two smallest PEDs of the nodes 9–12 (including the PEDs 9–16 of the nodes 1–8). Afterwards the residual nodes are forwarded to the CU in natural order. Therefore, the PEDs (7:8; 9:10, 11:12) need to be buffered.

### IV. FPGA-IMPLEMENTATION

#### A. Fix-Point Implementation

To achieve a high performance, low complexity detector, a $Q$-format fix-point arithmetic is used for the FPGA-implementation [8]. The notation $Q_{m,n}$ denotes a fix-point number, where $m$ denotes the number of integer-bit and $n$ denotes the number of fractional-bit. Figure 8 shows a schematic view of the CU. The input data is assumed to be in a $Q_{0.15}$ format, as the RVD 16-QAM symbols $s_i$ are given by a $Q_{2.0}$ number, the multiplication (1.) of an element $r_{ij}$ with a symbol $s_i$ leads to an 18 bit wide $Q_{2.15}$ Result, which is afterwards shifted to the right by two ($Q_{2.13}$) to reduce the number of bits. The following two operations, the summation (2.) of the separate products and the addition (3.) of $y_i$ with the product $s_i r_{ij}$ imply the risk of an overflow, but in terms of the accuracy the preventive right shift is left out. In case of an $l^2$-norm calculation (4.), squaring a $Q_{2.13}$ number leads to a $Q_{4.26}$ result. As the result is always positive the sign bit is known in advance and therefore, the upper 16 bit can be used storing the result. The risk of an overflow in step (5.) is reduced, as $T_{i+1}$ is stored as an 11 bit value which saves hardware resources in the SU. Thus, the 16 bit result needs to be reduced to an 11 bit representation (6.). Therefore, PEDs which are greater than the range of an 11 bit value are clipped.

### TABLE I

<table>
<thead>
<tr>
<th>Odd-Even-Mergesort</th>
<th>Node</th>
<th>Comparator</th>
<th>Level</th>
<th>Clock</th>
</tr>
</thead>
<tbody>
<tr>
<td>W/o Modification</td>
<td>$K = 8$</td>
<td>191</td>
<td>15</td>
<td>1</td>
</tr>
<tr>
<td>1. Modification</td>
<td>$K = 8$</td>
<td>69</td>
<td>14</td>
<td>4</td>
</tr>
<tr>
<td>2. Modification</td>
<td>($K^+$-Best) cf. Fig. 5</td>
<td>$K \approx 12$</td>
<td>69</td>
<td>14</td>
</tr>
</tbody>
</table>
B. Pipelining

To increase the throughput of a digital circuit, pipelining is a well known strategy. Due to the insertion of pipelining registers, the combinatorial circuit is split into several sub-circuits which can be clocked by a higher frequency and thus, the throughput is increased by the cost of the size and the latency.

The variation of the throughput $\Theta$ due to the pipelining levels, which is defined as the number of bits $d$ per second, can be described by:

$$\Theta = d \cdot \frac{1}{t_{cp}} \leq d \cdot \frac{1}{t_{lp}} = d \cdot \frac{p}{t_f + t_{reg}},$$

(7)

where $t_{cp}$ denotes the computation time, $t_{lp}$ the longest path of the circuit, $t_f$ the time of a combinatorial function and $t_{reg}$ is the delay time of a single register. As stated before, equation (7) shows that the throughput of the circuit is increased by $p$ under the assumption that $t_{reg} \ll t_f/p$ [9].

1) Throughput Considerations: The maximum theoretically achievable throughput of an LTE system using a 16-QAM modulated signal over a bandwidth of 20 MHz and a $4 \times 4$-MIMO configuration is about 217.6 Mbit/s. Thus, assuming the latency $L = 1$ to detect one symbol, the minimal clock frequency

$$f_{min} = \frac{217.6 \text{ Mbit}}{16 \text{ Bit} \cdot s} = \frac{13.6 \cdot 10^6 \text{LUTs}}{s} = 13.6 \text{ MHz}$$

(8)

is required to reach the LTE peak data rate. As the introduced $K^+$-Best detector needs six cycles ($L = 6$) to detect one symbol the minimal clock frequency should be:

$$f_{min} = 13.6 \text{ MHz} \cdot 6 = 81.6 \text{ MHz}.$$  

(9)

To meet these requirements the $K^+$-Best detector is highly pipelined. The pipelining levels of the CU and a $4 \times 4$-MN are shown in Figure 8 and Figure 9. For example, as the maximum frequency $f_{max}$ of a $2 \times 11$ Bit comparator is expected as approx. 233 MHz, the critical path of the $4 \times 4$-MN does not exceed more than two comparators connected in serial.

V. COMPLEXITY AND PERFORMANCE

Figure 10 shows the VHDL-construction of the PEs. As only the levels 6–2 of the search tree are fully constructed (32 PEDs per tree level), only the PE 6–2 are fully populated.

For example, the PE 8 needs no SU as only four PEDs are calculated. Therefore, to save valuable hardware resources the first two and the last PEs are reduced using generic map commands in VHDL.

The $K^+$-Best detector is synthesized and mapped on a Xilinx XC2 V6000 and a Xilinx XC4 VFX60 FPGA of a multi processor board to verify the functionality directly on the hardware. Figure 11 shows the BER of the detector generated by the FPGA and simulations of a common K-Best detector with $K = 8, 10, 12$. The BER generated by an FPGA is still comparable with the BER performance of a K-Best detector with $K = 12$. The minor tolerances compared to the simulated BER of the $K^+$-Best detector (Figure 6), are caused by the fix-point implementation due to the bounded number of used bit.

Exclusively for a complexity estimation and comparison, as in other K-Best detector designs, the $l^1$-norm\(^1\) is used to calculate the PEDs. Thus, the dedicated multiplier to calculate the $l^2$-norm can be neglected and the 56 3 Bit $\times$ 16 Bit multiplications of the CU, implemented as dedicated multiplier within the FPGA, can be approximated by 56 $\cdot$ 39 LUTs = 2184 LUTs.

Table II shows the number of resources used for a Xilinx XC2 V6000 FPGA synthesis. The average utilization is about 30% of the flip-flops (FF), 46% of the slices and 35% of the Lookup tables (LUTs). Using the following equation, the Gate Equivalent (GE) can be estimated [12].

\[(\text{LUTs with FF}) \cdot 12 \text{ GE} + (\text{LUTs w/o FF}) \cdot 6 \text{ GE} = \#\text{GE}, \quad (10)\]

with $\#\text{LUTs w/o FF} = \text{LUTs} - \text{FFs} + \text{LUTs of MULT}$. Applied to the $K^+$-Best detector the number on GE can be determined as:

$$20682 \cdot 12 \text{ GE} + 5201 \cdot 6 \text{ GE} = 279390 \text{ GE}. \quad (11)$$

Table IV shows the performance characteristics of the implementations. As it can be seen the maximum clock frequency

\[\text{The } l^2\text{-norm is approx. by the } l^1\text{-norm } (\sqrt{n^2 + m^2} \approx |n| + |m|)\]
TABLE III  
COMPARISON OF DIFFERENT K-BEST-DETECTORS FOR A 4 × 4 MIMO SYSTEM.

<table>
<thead>
<tr>
<th>Reference</th>
<th>[3][b]</th>
<th>[3][b]</th>
<th>[10]</th>
<th>[11]</th>
<th>[6]</th>
<th>[7]</th>
<th>Virtex II</th>
<th>Virtex IV</th>
</tr>
</thead>
<tbody>
<tr>
<td>Modulation</td>
<td>16-QAM</td>
<td>16-QAM</td>
<td>16-QAM</td>
<td>16-QAM</td>
<td>16-QAM</td>
<td>QPSK, 16-QAM, 64-QAM</td>
<td>16-QAM</td>
<td>16-QAM</td>
</tr>
<tr>
<td>K</td>
<td>5</td>
<td>10</td>
<td>4</td>
<td>4</td>
<td>1 – 8</td>
<td>1 – 16</td>
<td>12</td>
<td>12</td>
</tr>
<tr>
<td>Frequency [MHz]</td>
<td>132</td>
<td>52</td>
<td>100</td>
<td>120</td>
<td>15</td>
<td>47</td>
<td>128.4</td>
<td>170.9</td>
</tr>
<tr>
<td>Throughput [Mbit/s]</td>
<td>424</td>
<td>83</td>
<td>400</td>
<td>480</td>
<td>240 – 30</td>
<td>564 – 12</td>
<td>342.4</td>
<td>455.7</td>
</tr>
<tr>
<td>Latency [μs]</td>
<td>0.4</td>
<td>1.71</td>
<td>-</td>
<td>0.02</td>
<td>0.53 – 3.8</td>
<td>0.37 – 4.78</td>
<td>1.14</td>
<td>0.86</td>
</tr>
<tr>
<td>Gate Equivalent GE</td>
<td>99k</td>
<td>135k</td>
<td>188k</td>
<td>150k</td>
<td>460k</td>
<td>300k</td>
<td>279k</td>
<td>279k</td>
</tr>
<tr>
<td>Platform</td>
<td>ASIC</td>
<td>ASIC</td>
<td>FPGA</td>
<td>FPGA</td>
<td>FPGA</td>
<td>ASIC</td>
<td>FPGA</td>
<td>FPGA</td>
</tr>
</tbody>
</table>

TABLE IV  
PERFORMANCE CHARACTERISTICS OF THE XC2 V6000 AND THE XC4 VFX60 IMPLEMENTATION OF THE 16-QAM K⁺-BEST DETECTOR.

<table>
<thead>
<tr>
<th>Xilinx XC2 V6000</th>
<th>Xilinx XC4 VFX60</th>
</tr>
</thead>
<tbody>
<tr>
<td>Frequency [MHz]</td>
<td>128.4</td>
</tr>
<tr>
<td>Throughput [Mbit/s]</td>
<td>342.4</td>
</tr>
<tr>
<td>Critical path [ns]</td>
<td>7.7</td>
</tr>
<tr>
<td>Latency [μs]</td>
<td>1.14</td>
</tr>
</tbody>
</table>

Fig. 11. BER performance of the 4 × 4 16-QAM K⁺-Best detector generated by the FPGA using the ℓ²-norm

f_{max} of the XC4 VFX60 is about 170.9 MHz and respectively the throughput is about 455.7 Mbit/s.

A comparison of different K-Best detectors is given in Table III. All of them make a compromise between the throughput and the number of searched nodes K. This can be reached for a small K by a serial sorting process. The advantage of the introduced detector is its high throughput for a 16-QAM modulated signal, searching a high number of nodes, by requiring a moderate complexity compared to other parallel sorting designs.

VI. CONCLUSION

The architecture and the FPGA implementation aspects of a moderate complexity, high performance and high throughput K-Best detector based on a modified Odd-Even Mergesort algorithm are shown. Due to a few simplifications in the search process a detector called K⁺-Best is introduced which achieves the BER performance of a common K = 12 K-Best detector by using a sorting algorithm for K = 8. The throughput of the K⁺-Best detector is twice as high as the LTE peak data rate of 217.6 Mbit/s for a 16-QAM modulated signal. Therefore, it will be suitable for future mobile communication standards like LTE-Advanced. The detector is implemented on a Xilinx XC2 V6000 and a Xilinx XC4 VFX60 FPGA of a multi processor board and the FPGA generated BER is shown. As the introduced architecture by now implies the possibility to generate a symbol candidate list, future research will address to expand the detector by a soft-output unit to make it suitable for coded systems. Furthermore, the opportunity of a configurable modulation scheme will be considered.

REFERENCES