### ADVANCE PROGRAMME

follow us on

#### www.date-conference.com









Design, Automation and Test in Europe

25-29 MARCH 2019, FLORENCE, ITALY







IEEE Council on Electronic Design Automation



ACM Special Interest Group on Design Automation

Electronic System Design (ESD) Alliance



💋 semi | 🚼 Electronic System

esign Allia

European Electronic Chips & Systems design Initiative

Russian Academy of . Sciences

Russian Academy of Sciences

#### **TECHNICAL CO-SPONSORS**

- IEEE Computer Society test technology technical Council (tttC)
- IEEE Solid-State Circuits Society (SSCS)
- International Federation for Information Processing (IFIP)

#### EVENT SPONSORS





#### CORPORATE SPONSORS

cādence® ACADEMIC NETWORK







#### PROGRAMME GUIDE

| Media Partners                                                                                                                                                                                         | 002               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| Welcome<br>General Information                                                                                                                                                                         | 004<br>011        |
| KEYNOTE SPEAKERS                                                                                                                                                                                       |                   |
| Astrid Elbe, Intel Labs Europe, DE<br>Jürgen Bortolazzi, Porsche, DE<br>Claudio Giorgione, Museo Nazionale della Scienza<br>e della Tecnologia Leonardo da Vinci, Milano, IT                           | 006<br>007<br>008 |
| David Pellerin, Amazon, US<br>Edward A. Lee, University of California, Berkeley, US                                                                                                                    | 009<br>010        |
| EXECUTIVE SESSIONS<br>Giovanni De Micheli, EPF Lausanne, CH<br>Marco Casale-Rossi, Synopsys, IT                                                                                                        | 015               |
| EMBEDDED MEETS HYPERSCALE AND HPC<br>Christoph Hagleitner, IBM Research Zurich, CH<br>Christian Plessl, Paderborn University, DE                                                                       | 016               |
| MODEL-BASED DESIGN OF INTELLIGENT SYSTEMS<br>Marc Geilen, Eindhoven University of Technology, NL<br>Sander Stuijk, Eindhoven University of Technology, NL<br>Patricia Derler, National Instruments, US | 017               |
| SPECIAL & EU SESSIONS<br>Andreas Herkersdorf, Technical University of Munich, DE<br>Tulika Mitra, National University of Singapore, SG<br>Martin Schoeberl, Technical University of Denmark, DK        | 018               |
| DATE 2019 — AT A GLANCE<br>A brief overview of the event                                                                                                                                               | 020               |
| MONDAY TUTORIALS AND EVENTS<br>Six afternoon tutorials<br>Welcome Reception & PhD Forum hosted by EDAA,<br>ACM SIGDA, and IEEE CEDA                                                                    | 029<br>029<br>164 |
| TECHNICAL SESSIONS<br>Full listing of DATE technical programme and special sessions                                                                                                                    | 039               |
| FRIDAY WORKSHOPS AND EVENTS                                                                                                                                                                            | 109               |
| Ten full-day workshops<br>International F1/10 Autonomous Racing Demo<br>supported by IEEE CEDA                                                                                                         | 109<br>169        |
| EXHIBITION THEATRE PROGRAMME OVERVIEW<br>Free for exhibition visitors                                                                                                                                  | 142               |
| UNIVERSITY BOOTH                                                                                                                                                                                       | 146               |
| FRINGE TECHNICAL MEETINGS<br>AND CO-LOCATED WORKSHOPS                                                                                                                                                  | 164               |
| EXHIBITION GUIDE                                                                                                                                                                                       | 171               |
| Committees & Topic Chairs<br>Detailed Index<br>Venue Plan                                                                                                                                              | 204<br>208<br>C04 |

l

#### MEDIA PARTNERS

The DATE organisation and sponsors would like to extend their warmest gratitude to all press journalists who give DATE coverage in the editorial pages. Listed below are the media houses and publications who generously agree to form a media partnership with DATE.

#### **AUTOCAD & Inventor Magazin**

AutoCAD & Inventor Magazin covers more than just IT subjects - we report on all aspects of professional life that are important for constructing engineers and planners. We focus especially on innovations in drive technology, automation technology, connectivity, construction components, fluid technology, electrical engineering and materials.

#### www.autocad-magazin.de

#### **Chip Design Magazine**



#### www.chipdesignmag.com

#### EDACafé



AUTOCA De Inventor

Chip Design

EDACafe.Com is the #1 EDA web portal. Thousands of IC, FPGA and System designers visit EDACafé.com to learn the latest news and research design tools and services. The sites attract more than 75,000 unique visitors each month and leverages TechJobsCafé.com to bring you job opportunities targeted to engineering and design. And daily e-newsletters reach more than 40,000 engineering professionals.

For more details visit www.EDACafe.com and www.TechJobsCafe.com

#### MEDIA PARTNERS

#### **Engineering & Technology Magazine -**Published by The IET



Engineering & Technology is packed with articles on the latest technology covering the areas of communications, control, consumer technology, electronics, IT, manufacturing & power engineering. It is Europe's largest circulation engineering magazine, published monthly & offers a global circulation of over 140,000 copies to more than 100 countries & a high pass-on readership.

Each member of the Institution of Engineering & Technology (IET) receives a copy as part of their membership package. Readers include design & development engineers, system designers & integrators, solutions providers & installers, engineering distributors, consultants, planners, facilities managers & end-users.

With its HQ in London & regional offices in Europe, North America & Asia-Pacific, the Institution of Engineering & Technology provides a global knowledge network to facilitate the exchange of ideas & promote the positive role of technology around the World. The Institution of Electrical Engineers, dating from 1889, became the Institution of Engineering & Technology in 2006. It now organises more than 120 conferences & other events each year whilst providing professional advice & briefings to industry, education & governments.

#### www.eandtmagazine.com

#### Elektronik i Norden

Elektronik i Norden, an important tool for the Nordic electronic industry. We want Elektronik i Norden to be the most important source of information for the Nordic electronic industry (Sweden, Finland, Norway and Denmark). A circulation of 25,800 personally addressed copies proves we are the major electronics paper in this area. We publish news, comments and in-depth technical articles.

#### www.elinor.se

#### Sensors

Sensors (ISSN 1424-8220; CODEN: SENSC9) is an open access journal published monthly online by MDPI. Sensors devotes to fast publication of the latest achievements of technological developments and scientific research in the huge area of physical, chemical and biochemical sensors, including remote sensing and sensor networks. Both experimental and theoretical papers are published, including all aspects of sensor design, technology, proof of concept and application. Sensors organizes special issues devoted to specific sensing areas and application each year.

#### www.mdpi.com/journal/sensors





sensors

#### WELCOME TO DATE 2019

#### Dear Colleague,

We proudly present the Advance Programme of DATE 2019. DATE combines the world's favourite electronic systems design and test conference with an international exhibition for electronic design, automation and test, from system-level hardware and software implementation right down to integrated circuit design.

Out of a total of 834 paper submissions received, a large share (38%) is coming from authors in Europe, 28% of submissions are from the Americas, 33% from Asia, and 1% from the rest of the world. This distribution demonstrates DATE's international character, global reach and impact.

For the 22nd successive year, DATE has prepared an exciting technical programme. With the help of 326 members of the Technical Programme Committee who carried out 3276 reviews (mostly four reviews per submission), finally, 202 papers (24%) were selected for regular presentation and 91 additional ones (cumulatively 35%, including all papers) for interactive presentation.

The DATE conference will take place from 25 to 29 March 2019 at the Firenze Fiera in Florence, Italy.

On the first day of the DATE week, five in-depth technical tutorials on the main topics of DATE as well as two hands-on industry tutorials will be given by leading experts in their respective fields. The topics cover Machine Learning for Manufacturing and Test, OpenCL Design Flows for FPGAs, Approximate Computing, Hardware-based Security, and Safety and Security in Automotive, while the hands-on tutorials are on Quantum Computing with IBM Q and Python Productivity for Xilinx Zynq.

During the Opening Ceremony on Tuesday, plenary keynote lectures will be given by Astrid Elbe, Managing Director of Intel Labs Europe, and Jürgen Bortolazzi, Director Driver Assistance Systems and Highly Automated Driving at Porsche. On the same day, the Executive Track offers a series of business panels with executive speakers from companies leading the design and automation industry, discussing hot topics. Furthermore, a talk by Claudio Giorgione, Curator of the Leonardo Department at the National Museum of Science and Technology Milano, will give insight into life and work of Leonardo da Vinci in line with the 500th anniversary of his death, which is celebrated in Florence in 2019. The main conference programme from Tuesday to Thursday includes 58 technical sessions organized in parallel tracks from the four areas

- **D** Design Methods & Tools
- A Application Design
- T Test and Dependability
- E Embedded and Cyber-physical Systems

and from several special sessions on Hot Topics, such as Emerging Design Technologies, Design and Test of Secure Systems, IoT Security, Embedded Systems for Deep Learning, Augmented Living and Personalized Healthcare, Robotics and Industry 4.0, as well as results and lessons learned from European projects. Additionally, there are numerous Interactive Presentations which are organized into five IP sessions.

Two Special Days in the programme will focus on areas bringing new challenges to the system design community: Embedded Meets Hyperscale and HPC and Model-Based Design of Intelligent Systems. Each of the Special Days will have a full programme of panels, tutorials and technical presentations and a lunchtime keynote.

Heterogeneous computing with multiple, specialised processors and application-specific accelerators is vital for embedded systems to

## ZOX

#### WELCOME TO DATE 2019





Jürgen Teich

Franco Fummi

meet performance, latency, and efficiency targets. The same goals of fast, efficient, and cost-effective processing are also gating factors for the evolution of hyperscale data centre (DC) and high-performance computing (HPC) and Moore's law no longer provides the necessary efficiency gains. The theme of the special day Embedded Meets Hyperscale and HPC is to showcase this confluence of methods and technologies to better understand, how heterogeneous computing is shaping the future of hyperscale DCs and HPC.

The special day on Model-Based Design of Intelligent Systems will explore all that is needed to lift model-based design into the era of intelligent systems. Topics addressed are, among others, model-based design frameworks for IoT systems, model-based machine learning, and application of model-based design in safety-critical and autonomous systems. The special day will also emphasise the upcoming challenges in this domain and invite the DATE community to help overcome them. To inform attendees on commercial and design-related topics, there will be a full programme in the Exhibition Theatre, which will combine presentations by exhibiting companies, best-practice reports by industry leaders on their latest design projects and selected conference special sessions. Two of the highlights will be a newly created Publisher's Session and a career session called Inspiring Futures, giving companies the opportunity to introduce their work and job portfolios.

The conference is complemented by an exhibition, running for three days (Tuesday – Thursday), including exhibition booths from companies, and collaborative research initiatives including EU project presentations. The exhibition provides a unique networking opportunity and is the perfect venue for industries to meet university professors to foster university programme and especially for PhD students to meet future employers.

On Friday, ten full-day workshops cover several hot topics from areas like (a) Open Source and Machine Learning in EDA, (b) Emerging Techniques for Memories, Interconnections, and Quantum Computing, (c) Hardware Design, Synthesis, and Approximate Computing, as well as EDA in application domains such as (d) Autonomous Systems and IoT. Furthermore, an International F1/10 Autonomous Racing Demo will take place, supported by IEEE CEDA.

We wish you an exciting and memorable DATE 2019, a successful exhibition visit and an entertaining DATE Party on Wednesday evening.

Luih

DATE 2019 General Chair Jürgen Teich Friedrich-Alexander-Universität Erla

Friedrich-Alexander-Universität Erlangen-Nürnberg, DE

www.date-conference.com

DATE 2019 Programme Chair Franco Fummi Università di Verona. IT

5

#### TUESDAY OPENING SESSION



Astrid Elbe

26 March 2019, 0915 - 0950, Auditorium

#### Working with Safe, Deterministic and Secure Intelligence from Cloud to Edge

Astrid Elbe, Intel Labs Europe, DE

The Internet of Things (IoT) will be the largest revolution in the data economy. At Intel, we understand the exponential power of data, and we're making it practical and economical to put it to work from the edge to the cloud. Intel® technologies purpose-built for IoT deliver optimized performance at every point, practical ways to use artificial intelligence, broad connectivity support, and a built-in foundation of functional safety, time determinism and security to help protect and make dependable your data and systems. Proven solutions from our partner ecosystem can reduce the time, cost, and risk of IoT deployments. By harnessing the massive flood of data generated by connected things—and using it to gain actionable insights—we'll accelerate business transformation to a degree never seen before.

Managing services and infrastructure at the edge is a complex balancing act that has to meet much more demanding timing and dependability constraints and requires vastly more speed and precision than in a conventional cloud data center. Satisfying the competing objectives of stringent Quality of Service (QoS) and workload consolidation in this complex IoT environment requires new approaches and advancements. Virtualization alone does not deliver the full potential for this IoT transformation. E.g. for challenging industrial workloads an automatic and self-managing approach will be needed.

1.1.1

# 25—29 МАРСН 2019, FLORENCE, ІТАLY

#### TUESDAY OPENING SESSION



Jürgen Bortolazzi

#### 26 March 2019, 0955 - 1030, Auditorium **Assisted and Automated Driving**

Jürgen Bortolazzi, Porsche, DE

1.1.2

Since the introduction of Park Distance Control and Adaptive Cruise Control in the Mid 2000s, PORSCHE follows a systematic strategy to adapt driver assistance and automated driving to their product lines. There is no contradiction to the philosophy of a sports car: customers that enjoy driving on their own in case of appropriate traffic conditions expect significant ease of driving in stressful, time-consuming situations like traffic jams, or heavily occupied parking spaces. Furthermore, new functionalities like the predictive Innodrive system enabling efficient cruise control based on sophisticated planning algorithms provides a perfect contribution to the PORSCHE Intelligent Performance strategy.

Although the common discussion focuses on the higher levels of automation from SAE Level 3 to Level 4, at least for the next decade Level 1 and 2 systems will play a significant role being the technological state-of-the-art for a majority of cars. Therefore, PORSCHE focuses on increasing the performance and functionality of Level1/2 driver assistance system in parallel to participating in development programs to enable Level3/4 automated driving. This offers the opportunity to systematically build the necessary competency both in the technological fields of sensing, sensor fusion, planning and control as well as the necessary processes, methods and tools that are mandatory to develop, approve and release higher level automated systems. Systems Engineering has to be combined with approaches to process very large amounts of data whereas traditional random road based testing has to be replaced by a combination of virtual and systematic real world testing. Last but not least, a new end-to-end EE architecture is necessary to provide the seamless integration of the vehicle into an IT based service infrastructure.

#### TUESDAY LUNCHTIME KEYNOTE



**Claudio Giorgione** 

26 March 2019, 1350 - 1420, Room 1

#### Leonardo da Vinci, Humanism and Engineering between Florence and Milan

**Claudio Giorgione,** Curator, Museo Nazionale della Scienza e della Tecnologia Leonardo da Vinci, Milano, IT

The machines and mechanical elements drawn by Leonardo through the course of his itinerary as engineer and technologist belong to the most disparate fields, highlighting his curiosity about the technological culture of his times. Just as for the other sectors of his activity, the first machines depicted by Leonardo follow in the tradition of the Renaissance Florentine workshop and are characterized by a practical, empirical approach aimed at resolution of problems progressively as they arose. During his first Milanese period (1482-1499), Leonardo was experimenting with, and refining ever more effective graphical systems of representation, which he would proceed in applying also to other sectors, like anatomy, architecture, and military engineering. Sections, prospect views, and transparent views were used to decompose machines into their constituent elements, finding solutions for automating and rendering more efficient the existing traditional mechanisms, or for conceiving completely new mechanisms. Leonardo moved, particularly in the 1490s, from documentation of practical problems to a more theoretical analysis of the principles regulating the functioning of machines, from the study of mechanical elements to their inter-relation. The studies on friction and on motion in general are to be inserted into this perspective, which led him to the idea of compiling a treatise on mechanics, based on the analysis of mechanisms and gears, the socalled "elementi macchinali".

3.0

#### www.date-conference.com

alternative, heterogeneous computing methods include CPUs, GPUs, FPGAs, and other emerging acceleration technologies. This talk presents examples of such use-cases within Amazon, as well examples of how Amazon customers increasingly rely on AI/ML, accelerated using alternative computing methods and coupled with smart, cloudconnected devices to create next-generation intelligent products. The talk will conclude with examples of how cloud-based semiconductor design is being enhanced us-

Supported by IEEE CEDA





WEDNESDAY LUNCHTIME KEYNOTE

David Pellerin

#### 27 March 2019, 1345 - 1420, Room 1

#### Heterogeneous, High Scale Computing in the **Era of Intelligent, Cloud-Connected Devices**

Rapid advances in connected devices, coupled with ma-

David Pellerin, Amazon, US

7.0

chine learning and "data lake" methods of advanced analytics, have led to an explosion in demand for non-traditional, highly scalable computing and storage platforms. This increasing demand is being seen in the public cloud as well as in cloud-connected IoT edge devices. AI/ML is at the heart of many the newest, most advanced analytics and IoT applications, ranging from robotics and autonomous vehicles, to cloud-connected products such as Alexa, to smart factories and consumer-facing services in the financial and healthcare sectors. In support of these important workloads, alternative methods of computing are being deployed in the cloud and at the edge. These ing these same methods.

#### THURSDAY LUNCHTIME KEYNOTE



Edward A. Lee

28 March 2019, 1320 - 1350, Room 1

#### A Fundamental Look at Models and Intelligence

Edward A. Lee, University of California, Berkeley, US

Models are central to building confidence in complex software systems. Type systems, interface theories, formal semantics, concurrent models of computation, component models, and ontologies all augment classical software engineering techniques such as object-oriented design to catch errors and to make software more modular and composable. Every model lives within a modeling framework, ideally giving semantics to the model, and many modeling frameworks have been developed that enable rigorous analysis and proof of properties. But every such modeling framework is an imperfect mirror of reality. A computer system operating in the physical world may or may not accurately reflect behaviors predicted by a model, and the model may not reflect behaviors that are critical to correct operation of the software. Software in a cyberphysical system, for example, has timing properties that are rarely represented in formal models. As artificial intelligence gets more widely used, the problem gets worse, with predictability and explainability seemingly evaporating. In this talk, I will examine the limitations in the use of models. I will show that two very different classes of models are used in practice, classes that I call "scientific models" and "engineering models." These two classes have complementary properties, and many misuses of models stem from confusion about which class is being used. Scientific models of intelligent systems are very different from engineering models.

11.0

## DATE19

#### GENERAL INFORMATION

This printed programme is intended to provide delegates with an easy reference document during their attendance at DATE 2019. Full conference information including all technical programme details, information on awards, conference registration costs, information about accommodation, travel offers and social events is available on the conference website **www.date-conference.com** 

#### **Dates and Venue**

The conference will take place from 25 to 29 March 2019, at the Firenze Fiera, Florence, IT.

#### Firenze Fiera www.firenzefiera.it

Fortezza da Basso Padiglione Spadolini, lower floor (Main conference venue Monday – Friday) Viale Filippo Strozzi no. 1. 50123 Florence, IT Palazzo dei Congressi Auditorium (Opening Session Tuesday morning) Piazza Adua 1 50123 Florence, IT

The accompanying exhibition is scheduled from 26 to 28 March 2019, and will take place in the Exhibition Area of the conference venue, which also hosts the coffee breaks.

#### **Online Programme**

The full technical conference programme is also available on the website **www.date-conference.com** where you will be able to view the entire details of the programme and plan your attendance in advance.

#### **Internet Access**

Free wireless internet access is available on-site throughout the whole congress center during the entire DATE week. The WLAN login code will be provided at the registration desk upon arrival.

#### Proceedings

The conference proceedings are available for download on-site through the DATE-WLAN for every fully registered conference delegate at the following link: www.date-conference.com/proceedings.

#### WHOVA Conference App

The Whova app can be downloaded via the following link or in the Apple/Google stores for free: https://whova.com/download Please install the app and search for the conference **"DATE 2019"** → **Password: "DATE"** 

# 25-29 MARCH 2019, FLORENCE, ITALY

## Ĭ

### ם

GENERAL INFORMATION

A browser version can be accessed at https://whova.com/webapp/e/date\_201903/

Online Conference Evaluation via the WHOVA App ("survey" button): Every fully registered delegate, who completes the online conference evaluation via the app, will receive one of the exclusive DATE collector mugs at the registration desk (when showing the confirmation page).

#### **Coffee Break in the Exhibition Area**

On all conference days (Tuesday to Thursday), coffee and tea will be served during the coffee breaks at the below-mentioned times in the Exhibition Area in the Padiglione Spadolini of Fortezza da Basso.

#### Lunch Break (Lunch Area)

On all conference days (Tuesday to Thursday), a seated lunch (lunch buffet) will be offered in the Lunch Area to fully registered conference delegates only. There will be a lunch voucher control at the entrance to the lunch break area.

#### Tuesday, 26 March 2019

| Coffee Break                | 1030 - 1130 |
|-----------------------------|-------------|
| Lunch Break                 | 1300 - 1430 |
| Keynote Lecture in "Room 1" | 1350 - 1420 |
| Coffee Break                | 1600 - 1700 |

#### Wednesday, 27 March 2019

| Coffee Break                | 1000 - 1100 |
|-----------------------------|-------------|
| Lunch Break                 | 1230 - 1430 |
| Keynote Lecture in "Room 1" | 1345 - 1420 |
| Coffee Break                | 1600 - 1700 |

#### Thursday, 28 March 2019

| 1000 - 1100 |
|-------------|
| 1230 - 1400 |
| 1320 - 1350 |
| 1530 - 1600 |
|             |

### Welcome Reception & PhD Forum Monday, 25 March 2019 hosted by EDAA, ACM SIGDA, and IEEE CEDA

All registered conference delegates and exhibition visitors are kindly invited to join the DATE 2019 Welcome Reception & subsequent PhD Forum, which will take place on Monday, 25 March 2019, from 1800 – 2100 in the Lunch Area of the conference venue. The PhD Forum of the DATE Conference is a poster session and a buffet style dinner hosted by the European Design Automation Association (EDAA), the ACM Special Interest Group on Design Automation (SIG-DA), and the IEEE Council on Electronic Design Automation (CEDA). The purpose of the PhD Forum is to offer a forum for PhD students to discuss their thesis and research work with people of the design automation and system design community. It represents a good opportunity for students to get exposure on the job market and to receive valuable feedback on their work.

→ See Page 164

#### **Exhibition Reception**

#### Tuesday, 26 March 2019

#### supported by Destination Florence Convention and Visitors Bureau

The Exhibition Reception will take place on Tuesday, 26 March 2019, from 1830 to 1930 in the Exhibition Area of the conference venue, where free drinks for all conference delegates and exhibition visitors will be offered.

#### DATE Party | Networking Event Wednesday, 27 March 2019

The DATE Party traditionally states one of the highlights of the DATE week. As one of the main networking opportunities during the DATE week, it is a perfect occasion to meet friends and colleagues in a relaxed atmosphere while enjoying local amenities. It is scheduled on 27 March 2019, from 1930 to 2300.

### As in 2018, the DATE Party will again feature the awards presentation of the Best Paper Awards and Best IP Award.

This year, it will take place at Palazzo Borghese, which is located in the heart of Firenze and is a beautiful example of neoclassic architecture. It belonged to Prince Camillo Borghese, who took temporary residence here after his marriage to Pauline Bonaparte (sister of Napoleon). The rich Prince renovated the building on the occasion of the wedding between Grand Duke Ferdinand III and Princess Maria Ferdinanda of Saxony in May 1821, commending the work to the young architect Gaetano Baccani. The inauguration party was on the 31 January 1822, and the Florentine nobles were really surprised at such magnificent work: marbles, paintings, and antique furniture gave notoriety to Baccani and the people's affection to the Prince because, with his request, he had given jobs to many different artisans.

Nowadays Palazzo Borghese, still maintaining the ancient splendor and pomp, is located close to the city center and will offer a special setting for the DATE Party 2019.

#### Please kindly note that it is not a seated dinner.

All delegates, exhibitors and their guests are invited to attend the networking event. Please note that entrance is only possible with a valid party ticket. Each full conference registration includes a ticket for the DATE Party (which needs to be booked during the online registration process though). Additional tickets can be purchased on-site at

# 25–29 MARCH 2019, FLORENCE, ITALY

#### GENERAL INFORMATION

the registration desk (subject to availability of tickets). Price for extra ticket: 70 € per person.

#### **Route description**

https://www.palazzoborghese.it/en/contacts/

The Palazzo Borghese is located within the restricted traffic area (Zona a traffico limitato – ZTL) of Florence, which has been created to protect the historic city centre from excessive traffic. Hence, the best way to get to the Palazzo is by walking through the historic centre.

#### Walking distance:

25 minutes / ~2 km from Fortezza da Basso

#### **Interactive Presentations**

(sponsored by the Cadence Academic Network)

Interactive presentations allow presenters to interactively discuss novel ideas and work in progress, which may require additional research work and discussion, with other researchers working in the same area. Interested attendees can walk around freely and talk to any author they want in a vivid face-to-face format. IP presentations will also be accompanied by a poster. Each IP will additionally be introduced in a relevant regular session prior to the IP Session in a one-minute presentation.

To give an overview, there will be one central projection displaying a list of all the presentations going on at the same time in the IP area. Interactive Presentation (IP) Sessions will be held in the Poster Area in 30-minute time slots on the following days:

#### Tuesday, 26 March 2019

| IP Session 1 | Poster Area | 1600 - 1630 |
|--------------|-------------|-------------|
|              |             |             |

#### Wednesday, 27 March 2019

| IP Session 2                         | Poster Area                                 | 1000 - 1030  |
|--------------------------------------|---------------------------------------------|--------------|
| IP Session 3                         | Poster Area                                 | 1600 - 1630  |
| Presentation<br>of the Best IP Award | during the DATE Party<br>(Palazzo Borghese) | approx. 2100 |

#### Thursday, 28 March 2019

| IP Session 4 | Poster Area | 1000 - 1030 |
|--------------|-------------|-------------|
| IP Session 5 | Poster Area | 1530 - 1600 |



www.date-conference.com

#### EXECUTIVE SESSIONS

Co-Chairs: Giovanni De Micheli, EPF Lausanne, CH Marco Casale-Rossi, Synopsys, IT

DATE 2019 will again feature an Executive Track of presentations by leading industry and academia representatives. This one-day program will be held on Tuesday, 26 March, the first day of the DATE conference immediately after the Opening Session and will run in parallel to the technical conference tracks. It will be comprised of two panels, a lunch keynote and a hot topic session.

2019 marks the 500th anniversary of Leonardo da Vinci's death and the lunch keynote by Dr. Claudio Giorgione, Curator of the Leonardo Department of the National Museum of Science and Technology, Milan, Italy, will provide an overview of Leonardo's many contributions to engineering between Florence and Milan.

The panels gather a unique group of experts from all over the world to discuss the next wave of innovations that will fuel applications such as 5G, AI, ADAS, HPC, and IoT. The hot topic session will offer new perspectives about the future of test, with a special focus on emerging technologies and applications.

This year's Executive Track should offer prospective attendees valuable information about the vision and roadmaps of leading companies and research institutions from a business and technology point-of-view.



#### **Embedded meets Hyperscale and HPC**

#### Co-Chairs:

Christoph Hagleitner, IBM Research Zurich, CH Christian Plessl, Paderborn University, DE

Heterogeneous computing with multiple, specialized processors and application-specific accelerators is vital for embedded systems to meet performance, latency, and efficiency targets. The same goals of fast, efficient, and cost-effective processing are also gating factors for the evolution of hyperscale data center (DC) and high-performance computing (HPC) and Moore's law no longer provides the necessary efficiency gains. Hence, we can witness a spread of technologies pioneered in embedded systems to hyperscale DCs and HPC systems, e.g., the use of specialized computing resources, massive parallelism, model-driven and domain-specific programming, task models, co-scheduling, and others. The theme of this special day is to highlight this confluence of methods and technologies to better understand, how heterogeneous computing is shaping the future of hyperscale DCs and HPC.



#### Model-Based Design of Intelligent Systems

#### Co-Chairs:

Marc Geilen, Eindhoven University of Technology, NL Sander Stuijk, Eindhoven University of Technology, NL Patricia Derler, National Instruments, US

The complexity of today's cyber-physical systems is already enormous, but the rise of intelligent systems will further accelerate the design complexity. Good models and associated design processes are needed to keep the development under control and deliver high quality systems in increasingly shorter time frames. Model-based design places models at the centre of the development cycle. This methodology has been successfully employed to develop embedded systems, starting from well-defined, analyzable models, from which software and hardware realizations can be generated automatically. This special day will explore all that is needed to lift model-based design into the era of intelligent systems. Topics addressed are, among other things, model-based design frameworks for IoT systems, model-based machine learning, and application of model-based design in safety-critical and autonomous systems. The special day will also highlight the upcoming challenges in this domain and invite the DATE community to help overcome them.



#### **Special Session Chairs:**

Andreas Herkersdorf, Technische Universität München, DE Tulika Mitra, National University of Singapore, SG

DATE 2019 offers a collection of excellent special sessions organized by leading experts on topics that are of general interest and are complementary to the regular paper session. The range of topics include superconductive electronics, flexible electronics, quantum computers, 3D sensors, heterogeneous processors, open-source hardware, safety-critical applications, system-on-chip verification, graph analytics, and rebooting computing models.

European Projects Chair: Martin Schoeberl, Technical University of Denmark, DK

2.3

#### Special Session: Circuit design and design automation for flexible electronics

Chair: Jamil Kawa, Synopsys, US

→ See Page 42



#### Special Session: Smart Resource Management and Design Space Exploration for Heterogenous Processors

Chair: Petru Eles, Linköping University, SE Co-Chair: Sudeep Pasricha, Colorado State University, US

→ See Page 48



5.3

5.8

#### Embedded Tutorial: Paving the Way for Very Large Scale Integration of Superconductive Electronics

Chair: Jamil Kawa, Synopsys, US

EU Projects

→ See Page 59

→ See Page 61

-1

25-29 MARCH 2019, FLORENCE, ITALY

#### Special Session: The ARAMiS II Project – Efficient Use of Multicore for safety-critical Applications

Chair: Timo Sandmann, Karlsruhe Institute of Technology, DE

Chair: Martin Schoeberl, Technical University of Denmark, DK

→ See Page 64

#### SPECIAL & EU SESSIONS



#### Special Session: 3D Sensor – Hardware to Application

Chair: Fabien Clermidy, CEA-Leti, FR Co-Chair: Pascal Vivet, CEA-Leti, FR

→ See Page 67

#### 8.2

6.2

#### Special Session: Innovative methods for verifying Systems-on-Chip: digital, mixedsignal, security and software

Chair: Ulf Schlichtmann, TUM, DE Co-Chair: Giovanni De Micheli, EPFL, CH

→ See Page 81



#### Special Session: RISC-V or RISK-V? Towards Secure Open Hardware

Chair: Georg Sigl, TUM, DE

→ See Page 87



#### Special Session: IBM's Qiskit Tool Chain: Developing for and Working with Real Quantum Computers

Chair: Robert Wille, Johannes Kepler University Linz, AT

→ See Page 90

#### 10.2

#### Special Session: Enabling Graph Analytics at Extreme Scales: Design Challenges, Advances, and Opportunities

Chair: Partha Pande, Washington State University, US

→ See Page 93

#### 11.3

### Special Session: Rebooting our Computing Models

Chair: Pierre-Emmanuel Gaillardon, University of Utah, US Co-Chair: Ian O'Connor, Ecole Centrale of Lyon, FR

→ See Page 99

25-29 MARCH 2019, FLORENCE, ITALY

#### EVENT OVERVIEW

|   | Σ   | Welcome Reception & PhD Forum, hosted by EDAA, ACM SIGDA, and IEEE CEDA                                                                                                                                                                                                                                                                                                                                                                     |
|---|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | TUE | <ul> <li>Opening Session: Plenary, Awards Ceremony &amp; Keynote Addresses</li> <li>Executive Sessions and Keynote</li> <li>Technical Conference</li> <li>Interactive Presentation IP1</li> <li>Vendor Exhibition &amp; Exhibition Theatre</li> <li>University Booth</li> <li>Fringe Meetings &amp; Co-Located Workshops</li> <li>Exhibition Reception</li> <li>supported by Destination Florence Convention and Visitors Bureau</li> </ul> |
|   | WED | <ul> <li>Special Day on "Embedded Meets Hyperscale and HPC" and Keynote</li> <li>Interactive Presentations IP2 and IP3</li> <li>Technical Conference</li> <li>Vendor Exhibition &amp; Exhibition Theatre</li> <li>University Booth</li> <li>Fringe Meetings &amp; Co-Located Workshops</li> <li>DATE Party   Networking Event</li> </ul>                                                                                                    |
|   | THU | <ul> <li>Special Day on "Model-Based Design of Intelligent Systems" and Keynote</li> <li>Technical Conference</li> <li>Interactive Presentations IP4 and IP5</li> <li>Vendor Exhibition &amp; Exhibition Theatre</li> <li>University Booth</li> <li>Fringe Meetings &amp; Co-Located Workshops</li> </ul>                                                                                                                                   |
| I |     |                                                                                                                                                                                                                                                                                                                                                                                                                                             |

Special Interest Workshops

International F1/10 Autonomous Racing Demo supported by IEEE CEDA

#### CONTACTS

Æ

c/o K.I.T. Group GmbH Dresden Bautzner Str. 117 – 119 01099 Dresden, Germany Email: date@kitdresden.de

#### **Conference Manager:**

Eva Smejkal K.I.T. Group GmbH Dresden, DE Phone: +49 351 4967 312

#### **Exhibition Manager:**

Kathleen Schäfer K.I.T. Group GmbH Dresden, DE Phone: +49 351 4842 964

#### **Registration & Accommodation:**

Anja Zeun K.I.T. Group GmbH Dresden, DE Phone: +49 351 4842 975 date-registration@kitdresden.de

#### MONDAY, 25 MARCH 2019

#### 1300

Tutorial and Conference Registration

#### 1530–1600 Tutorial Coffee Break

Registered participants can attend any tutorial and may move between tutorials during the session.

|           | Room 4                                                                                                                 | Room 9                                                                                                                                                          | Room 5                                                                                                                      | Room 6                                                                       |
|-----------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| 1400-1800 | M01<br>Applications of<br>Machine Learning<br>in Semiconductor<br>Manufacturing<br>and Test                            | M02<br>OpenCL design<br>flows for Intel<br>and Xilinx<br>FPGAs – common<br>optimization<br>strategies, design<br>patterns and<br>vendor-specific<br>differences | M03<br>A Comprehensive<br>Analysis of<br>Approximate<br>Computing<br>Techniques: From<br>Component- to<br>Application-Level | M04<br>Hardware-based<br>Security Solutions<br>for the Internet of<br>Things |
|           | Room 8                                                                                                                 | Room 7                                                                                                                                                          |                                                                                                                             |                                                                              |
| 1400-1800 | M05<br>Safety and<br>Security in<br>Automotive<br>2.0 Era                                                              | M07<br>Quantum<br>Computing, intro<br>to IBM Q and<br>Qiskit                                                                                                    |                                                                                                                             |                                                                              |
| 1800–2100 | 800-2100 Welcome Reception & PhD Forum hosted by EDAA, ACM SIGDA, and IEEE CEDA, incl. Awards Presentation, Lunch Area |                                                                                                                                                                 |                                                                                                                             |                                                                              |

#### MONDAY EVENTS

#### 25 March 2019, 1800 - 2100, Lunch Area

FM01

Welcome Reception & PhD Forum, hosted by EDAA, ACM SIGDA, and IEEE CEDA

Organiser: Robert Wille, Johannes Kepler University Linz, AT

→ See Page 164

#### TUESDAY, 26 MARCH 2019

| 0730        | Registration   Speaker's Breakfast, Lunch Area                                   |                                                                                                                              |                                                                                                      |                                                                                       |
|-------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| 0830–1030   | 1.1 Opening Session: Plenary, Awards Ceremony<br>& Keynote Addresses, Auditorium |                                                                                                                              |                                                                                                      |                                                                                       |
| 1030–1130   | Exhibition and Coffee Break                                                      |                                                                                                                              |                                                                                                      |                                                                                       |
|             | Track 1                                                                          | Track 2                                                                                                                      | Track 3                                                                                              | Track 4                                                                               |
|             | Room 1                                                                           | Room 2                                                                                                                       | Room 3                                                                                               | Room 4                                                                                |
| 1130 – 1300 | 2.1<br>Executive Panel:<br>Life After CMOS                                       | 2.2<br>Physical Attacks                                                                                                      | 2.3<br>Special Session:<br>Circuit design<br>and design<br>automation<br>for flexible<br>electronics | 2.4<br>Temperature<br>and Variability<br>Driven Modeling<br>and Runtime<br>Management |
| 1300 1430   |                                                                                  | ch Break, Lunch Are<br>ICHTIME KEYNOTE \$                                                                                    |                                                                                                      |                                                                                       |
|             | Room 1                                                                           | Room 2                                                                                                                       | Room 3                                                                                               | Room 4                                                                                |
| 1430 – 1600 | 3.1<br>Executive Panel:<br>Semiconductor IP,<br>Surfing the Next<br>Big Wave     | 3.2<br>Special Session:<br>Smart Resource<br>Management and<br>Design Space<br>Exploration for<br>Heterogenous<br>Processors | 3.3<br>Methods and<br>Characterisation<br>techniques for<br>Reliability                              | 3.4<br>Physical Design,<br>Extraction and<br>Timing Analysis                          |
| 1600 — 1700 |                                                                                  | ee Break<br>nteractive Presentati<br>How to Publish You                                                                      |                                                                                                      | khibition Theatre                                                                     |
|             | Room 1                                                                           | Room 2                                                                                                                       | Room 3                                                                                               | Room 4                                                                                |
| 1700 – 1830 | 4.1<br>Executive<br>Session:<br>The Future of Test                               | 4.2<br>Reconfigurable<br>Architecture and<br>Tools                                                                           | 4.3<br>Improving test<br>generation and<br>coverage                                                  | 4.4<br>Digital processing<br>with emerging<br>memory<br>technologies                  |
| 1830 - 1930 | EXHIBITION RECEPTION in the Exhibition Area                                      |                                                                                                                              |                                                                                                      |                                                                                       |
|             |                                                                                  |                                                                                                                              |                                                                                                      |                                                                                       |

DATE19

25–29 MARCH 2019, FLORENCE, ITALY

MON

TUE Keynote

Special & EU Session

IP Session



E-Track

D-Track

A-Track

T-Track

## DATE19

# 25–29 MARCH 2019, FLORENCE, ITALY

### WEDNESDAY, 27 MARCH 2019

| 0730                                                                                                   | 0 Registration   Speaker's Breakfast, Lunch Area                                                                                                     |                                                                                                                                              |                                                          |                                                                                                           |
|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
|                                                                                                        | Track 1                                                                                                                                              | Track 2                                                                                                                                      | Track 3                                                  | Track 4                                                                                                   |
|                                                                                                        | Room 1                                                                                                                                               | Room 2                                                                                                                                       | Room 3                                                   | Room 4                                                                                                    |
| 0830 1000                                                                                              | 5.1<br>Special Day<br>on "Embedded<br>Meets Hyper-<br>scale and HPC"<br>Session:<br>Heterogeneous<br>Computing in the<br>Datacenter and<br>in HPC    | 5.2<br>Improving Formal<br>Verification and<br>Applications to<br>GPUs and High-<br>Level Synthesis                                          | 5.3<br>EU Projects                                       | 5.4<br>Emerging<br>technologies for<br>better NoCs                                                        |
| 1000 1100                                                                                              | Exhibition and Coff<br>1000 – 1030 IP2 Ir                                                                                                            | ee Break<br>nteractive Presentat                                                                                                             | ions Poster Area                                         |                                                                                                           |
|                                                                                                        | Room 1                                                                                                                                               | Room 2                                                                                                                                       | Room 3                                                   | Room 4                                                                                                    |
| 1100 – 1230                                                                                            | 6.1<br>Special Day<br>on "Embedded<br>Meets Hyper-<br>scale and<br>HPC" Session:<br>Near-memory<br>computing                                         | 6.2<br>Special Session:<br>3D Sensor –<br>Hardware to<br>Application                                                                         | 6.3<br>When<br>Approximation<br>Meets<br>Dependability   | 6.4<br>Hardware<br>support for<br>microarchitecture<br>performance                                        |
| 1230 – 1430 Exhibition and Lunch Break, Lunch Area<br>1345 – 1420 7.0 LUNCHTIME KEYNOTE SESSION Room 1 |                                                                                                                                                      |                                                                                                                                              |                                                          | 1                                                                                                         |
|                                                                                                        | Room 1                                                                                                                                               | Room 2                                                                                                                                       | Room 3                                                   | Room 4                                                                                                    |
| 1430 – 1600                                                                                            | 7.1<br>Special Day<br>on "Embedded<br>Meets Hyper-<br>scale and HPC"<br>Session:<br>Tools and Runtime<br>Systems                                     | 7.2<br>Accelerators<br>using novel<br>memory<br>technologies                                                                                 | 7.3<br>CPU and GPU<br>microarchitecture<br>dependability | 7.4<br>Low Power<br>Design: From<br>Highly-Optimized<br>Power Delivery<br>Networks to CNN<br>Accelerators |
| 1600 - 1700                                                                                            | Exhibition and Coffee Break<br>1600–1630 IP3 Interactive Presentations Poster Area                                                                   |                                                                                                                                              |                                                          |                                                                                                           |
|                                                                                                        | Room 1                                                                                                                                               | Room 2                                                                                                                                       | Room 3                                                   | Room 4                                                                                                    |
| 1700 – 1830                                                                                            | 8.1<br>Special Day<br>on "Embedded<br>Meets Hyper-<br>scale and HPC"<br>Panel: What<br>can HPC and<br>hyperscale learn<br>from embedded<br>computing | 8.2<br>Special Session:<br>Innovative<br>methods<br>for verifying<br>Systems-on-Chip:<br>digital, mixed-<br>signal, security<br>and software | 8.3<br>Test Preparation<br>and Generation                | 8.4<br>Applications of<br>Reconfigurable<br>Computing                                                     |
| 1930 – 2300                                                                                            | DATE Party   Netwo                                                                                                                                   | orking Event                                                                                                                                 | Palazzo Borghese<br>(incl. Best Paper Award              | s & Best IP Award)                                                                                        |
| WED Keynote<br>Special Day S                                                                           |                                                                                                                                                      | EU Session IP Set                                                                                                                            | reion                                                    | xhibition Theatre                                                                                         |

#### WEDNESDAY, 27 MARCH 2019

Track 7

Room 7

Room 7

System?

Room 7

**Toward Correct** 

7.7

How Secure and

Verified is your Cyber-Physical

6.7

7.0 LUNCHTIME KEYNOTE SESSION Room 1

Data-driven

Acceleration

5.7

Registration | Speaker's Breakfast, Lunch Area

Track 6

Room 6

Energy efficiency

in IoT – Edge to

1000 - 1030 IP2 Interactive Presentations Poster Area

Room 6

Intelligent

Wearable and

Augmented Living

Implantable

Sensors for

6.6

Exhibition and Lunch Break, Lunch Area

Room 6

Optimization of

7.6

5.6

Cloud

Track 5

Room 5

Hardware

Room 5

Security

1345 – 1420 Room 5

**Beliable and** 

7.5

System Level

6.5

Obfuscation

Exhibition and Coffee Break

5.5

0730

0830-1000

1000 - 1100

1100 - 1230

1230-1430

1430-1600

Track 8

5.8 Special Session:

Exhibition Theatre

The ARAMiS II

Project – Efficient Use of Multicore for safety-critical Applications

Exhibition Theatre

Smart funding for

Europe's Industry

**Exhibition Theatre** 

Inspiring futures!

7.8

digitalization of

TETRAMAX:

6.8

| ΙΤΑLΥ           |
|-----------------|
| =LORENCE,       |
| H 2019, I       |
| 9 MARC          |
| 0<br> <br> <br> |

| Persistent: From<br>Cache to File<br>system | Smart Energy<br>Systems             | and Secure<br>Embedded<br>Systems                                           | Careers Session<br>@ DATE (part 1)                              |             |
|---------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------|-------------|
| Exhibition and Coff<br>1600–1630 IP3 Int    | ee Break<br>teractive Presentatio   | ons Poster Area                                                             |                                                                 | 1600 – 1700 |
| Room 5                                      | Room 6                              | Room 7                                                                      | Exhibition Theatre                                              |             |
| 8.5<br>Don't Forget the<br>Memory           | 8.6<br>Robotics and<br>Industry 4.0 | 8.7<br>Embedded<br>hardware<br>architectures<br>for deep neural<br>networks | 8.8<br>Inspiring futures!<br>Careers Session<br>@ DATE (part 2) | 1700 – 1830 |
| DATE Party   Networking Event               |                                     | Palazzo Borghese<br>(incl. Best Paper Awards & Best IP Award)               |                                                                 | 1930 - 2300 |

D-Track

A-Track

T-Track

E-Track

#### www.date-conference.com

# 25—29 MARCH 2019, FLORENCE, ITALY

#### THURSDAY, 28 MARCH 2019

| 0730                         | Registration   Speaker's Breakfast, Lunch Area                                                                                                                 |                                                                                                                                          |                                                                                    |                                                                     |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------|
|                              | Track 1                                                                                                                                                        | Track 2                                                                                                                                  | Track 3                                                                            | Track 4                                                             |
|                              | Room 1                                                                                                                                                         | Room 2                                                                                                                                   | Room 3                                                                             | Room 4                                                              |
| 08301000                     | 9.1<br>Special Day on<br>"Model-Based<br>Design of Intelli-<br>gent Systems"<br>Session:<br>Experiences from<br>the trenches,<br>model-based<br>design at work | 9.2<br>High-Level<br>Synthesis                                                                                                           | 9.3<br>Special Session:<br>RISC-V or<br>RISK-V? Towards<br>Secure Open<br>Hardware | 9.4<br>Where do NoC<br>and Machine<br>Learning meet?                |
| 1000 1100                    | Exhibition and Coff<br>1000 – 1030 IP4 Ir                                                                                                                      | ee Break<br>nteractive Presentat                                                                                                         | ons Poster Area                                                                    |                                                                     |
|                              | Room 1                                                                                                                                                         | Room 2                                                                                                                                   | Room 3                                                                             | Room 4                                                              |
|                              | 10.1<br>Special Day on<br>"Model-Based<br>Design of Intelli-<br>gent Systems"<br>Session:<br>Hot topic: Model-<br>Based Machine<br>Learning                    | 10.2<br>Special Session:<br>Enabling Graph<br>Analytics<br>at Extreme<br>Scales: Design<br>Challenges,<br>Advances, and<br>Opportunities | 10.3<br>System-level<br>Dependability<br>for Multicore<br>and Real-time<br>Systems | 10.4<br>Disruptive<br>Technologies<br>Ain't Fake News!              |
| 1230 1400                    | Exhibition and Lunch Break, Lunch Area<br>1320 – 1350 11.0 LUNCHTIME KEYNOTE SESSION Room 1                                                                    |                                                                                                                                          |                                                                                    |                                                                     |
|                              | Room 1                                                                                                                                                         | Room 2                                                                                                                                   | Room 3                                                                             | Room 4                                                              |
| 1400 – 1530                  | 11.1<br>Special Day on<br>"Model-Based<br>Design of Intelli-<br>gent Systems"<br>Session:<br>MBD of Cyber-<br>Physical Systems                                 | 11.2<br>Novel techniques<br>in optimization<br>and high-level<br>modeling of<br>mixed-signal<br>circuits                                 | 11.3<br>Special Session:<br>Rebooting our<br>Computing<br>Models                   | 11.4<br>Learning Gets<br>Smarter                                    |
| 1530 1600                    | Exhibition and Coffee Break<br>1530–1600 IP5 Interactive Presentations Poster Area                                                                             |                                                                                                                                          |                                                                                    |                                                                     |
|                              | Room 1                                                                                                                                                         | Room 2                                                                                                                                   | Room 3                                                                             | Room 4                                                              |
| 1600 – 1730                  | 12.1<br>Special Day on<br>"Model-Based<br>Design of Intelli-<br>gent Systems"<br>Session:<br>MBD of Safe and<br>Secure Systems                                 | 12.2<br>The Art of<br>Synthesizing<br>Logic                                                                                              | 12.3<br>Aging, calibration<br>circuits and yield                                   | 12.4<br>Design and<br>Optimization<br>for Low-Power<br>Applications |
| THU Keynote<br>Special Day S |                                                                                                                                                                | EU Session IP Se                                                                                                                         | ssion                                                                              | xhibition Theatre                                                   |

#### THURSDAY, 28 MARCH 2019

DATE19

| Track 5                                                                                                     | Track 6                                                                                    | Track 7                                                                  | Track 8                                                                                                                          |             |
|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------|
| Room 5                                                                                                      | Room 6                                                                                     | Room 7                                                                   | Exhibition Theatre                                                                                                               |             |
| 9.5<br>Attacking<br>Memory and I/O<br>Bottlenecks                                                           | 9.6<br>Reliability of<br>highly-parallel<br>architectures:<br>an industrial<br>perspective | 9.7<br>Runtime<br>Predictability                                         | 9.8<br>Special Session:<br>IBM's Qiskit<br>Tool Chain:<br>Developing for<br>and Working with<br>Real Quantum<br>Computers        | 0830-1000   |
| Exhibition and Coff<br>1000 – 1030 IP4 In                                                                   | ee Break<br>nteractive Presentat                                                           | ions Poster Area                                                         |                                                                                                                                  | 1000 1100   |
| Room 5                                                                                                      | Room 6                                                                                     | Room 7                                                                   | Exhibition Theatre                                                                                                               |             |
| 10.5<br>SSD and data<br>placement                                                                           | 10.6<br>Self-adaptive<br>resource<br>management                                            | 10.7<br>Architectures<br>for emerging<br>machine learning<br>techniques  | 10.8<br>Europe<br>digitization:<br>Smart Anything<br>Everywhere<br>Initiative &<br>FED4SAE, open<br>calls and success<br>stories | 1100 – 123( |
|                                                                                                             | ch Break, Lunch Are<br>LUNCHTIME KEYNO <sup>-</sup>                                        |                                                                          | 1                                                                                                                                | 1230 140    |
| Room 5                                                                                                      | Room 6                                                                                     | Room 7                                                                   | Exhibition Theatre                                                                                                               |             |
| 11.5<br>Vitello e<br>Mozzarella<br>alla Fiorentina:<br>Virtualization,<br>Multicore, and<br>Fault-Tolerance | 11.6<br>Design<br>Automation<br>Solutions for<br>Microfluidic<br>Platforms and<br>Tasks    | 11.7<br>Extending<br>Scheduling<br>Schemes                               | 11.8<br>An Industry<br>Approach<br>to FPGA/<br>ARM System<br>Development<br>and Verification<br>(part 1)                         | 1400 – 153  |
| Exhibition and Coff<br>1530–1600 IP5 In                                                                     | ee Break<br>teractive Presentatio                                                          | ons Poster Area                                                          |                                                                                                                                  | 1530 – 160  |
| Room 5                                                                                                      | Room 6                                                                                     | Room 7                                                                   | Exhibition Theatre                                                                                                               |             |
| 12.5<br>System Modelling<br>for Analysis and<br>Simulation                                                  | 12.6<br>Trojans and<br>public key<br>implementation<br>challenges                          | 12.7<br>Emerging<br>Strategies for<br>Deep Neural<br>Network<br>Hardware | 12.8<br>An Industry<br>Approach to<br>FPGA/ARM<br>System<br>Development<br>and Verification<br>(part 2)                          | 1600 – 173  |

T-Track

A-Track

D-Track

E-Track

#### FRIDAY, 29 MARCH 2019

| 0730 - 0830 | Workshop Registration and Welcome Refreshments |
|-------------|------------------------------------------------|
| 1000 - 1030 | Coffee Break                                   |
| 1200 - 1300 | Lunch Break                                    |
| 1430 - 1500 | Coffee Break                                   |

| 0830–1730                                                                                                                   | 0830–1730                                                       | 0830–1730                                                            | 0830–1730                                                                                              | 0830–1700                                                  |
|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------|
| Room 3                                                                                                                      | Room 2                                                          | Room 1                                                               | Room 9                                                                                                 | Room 5                                                     |
| W01<br>The 5th<br>International<br>Workshop on<br>Optical/Photonic<br>Interconnects<br>for Computing<br>Systems<br>(OPTICS) | W02<br>Recent Trends<br>in Memristor<br>Science &<br>Technology | W03<br>DATE Workshop<br>on Autonomous<br>Systems Design<br>(ASD2019) | W04<br>6th Workshop<br>on Design<br>Automation for<br>Understanding<br>Hardware<br>Designs<br>(DUHDE6) | W05<br>AxC: 4th<br>Workshop on<br>Approximate<br>Computing |
| 0845–1615                                                                                                                   | 0830–1730                                                       | 0830–1730                                                            | 0830–1730                                                                                              | 0845–1730                                                  |
| Room 6                                                                                                                      | Room 7                                                          | Room 10                                                              | Room 8                                                                                                 | Room 4                                                     |
| W06                                                                                                                         | W07                                                             | W08                                                                  | W09                                                                                                    | W10                                                        |
| 2nd International                                                                                                           | Workshop                                                        | Grand                                                                | Quo vadis, Logic                                                                                       | Workshop                                                   |
| Workshop on                                                                                                                 | on Machine                                                      | Challenges and                                                       | Synthesis?                                                                                             | on Open-                                                   |

#### FRIDAY EVENTS



#### 29 March 2019, 1000 – 1500, between Rooms 1 and 4

#### International F1/10 Autonomous Racing Demo supported by IEEE CEDA

#### Organisers:

Paolo Burgio, University of Modena and Reggio Emilia, IT Marko Bertogna, Modena and Reggio Emilia, IT

→ See Page 169



### CONFERENCE & EXHIBITION

09 – 13 March 2020 Alpexpo, Grenoble, France

## DATE19

## NOM

#### TUTORIALS, 25 MARCH 2019

Monday Tutorials Chair: Marco Platzner, Paderborn University, DE

- 1300 **Tutorial and Conference Registration**
- 1400-1530 **Tutorials**
- 1530-1600 Coffee Break
- 1600-1800 **Tutorials**
- 1800–2100 Welcome Reception & PhD Forum hosted by EDAA, ACM SIGDA, and IEEE CEDA

→ See Page 164

| MO1 | Applications of Machine Learning in  |
|-----|--------------------------------------|
|     | Semiconductor Manufacturing and Test |
|     | Room 4 1400-1800                     |

OpenCL design flows for Intel and Xilinx FPGAs – common optimization strategies, design patterns and vendor-specific differences Room 9 1400-1800

M03

M02

A Comprehensive Analysis of Approximate Computing Techniques: From Component- to Application-Level Room 5 1400-1800

M04

Hardware-based Security Solutions for the Internet of Things Room 6 1400-1800

M05

Safety and Security in Automotive 2.0 Era Room 8 1400-1800

M07

Quantum Computing, intro to IBM Q and Qiskit Room 7 1400-1800

www.date-conference.com

# 25-29 MARCH 2019, FLORENCE, ITALY

#### MONDAY, 25 <u>MARCH 2019</u>

#### MO1

#### Applications of Machine Learning in Semiconductor Manufacturing and Test

#### Room 4 1400-1800

#### Organisers:

Haralampos-G. Stratigopoulos, Sorbonne Université, CNRS, LIP6, FR Yiorgos Makris, The University of Texas at Dallas, US

Throughout the lifetime of an integrated circuit, a wealth of data is collected for ensuring its robust and reliable operation. Ranging from design-time simulations to process characterization monitors, and from high-volume specification tests to diagnostic measurements on customer returns, the information inherent in this data is invaluable. Mining this information using machine learning methods has seen intense interest and numerous breakthroughs in recent years. This tutorial seeks to elucidate the utility of machine learning in semiconductor manufacturing and test. Relevant concepts from machine learning will be introduced, agglomerated with current practice, and showcased using industrial data. Recommendations for practitioners will also be given.

#### 1400–1420 Introduction and Motivation

#### Speakers:

Haralampos-G. Stratigopoulos, Sorbonne Université, CNRS, LIP6, FR Yiorgos Makris, The University of Texas at Dallas, US

Part I will motivate the need, the challenges, and the benefits of using machine learning and will discuss its utility on actual test- and yield-related industrial problems. We will give an abstract representation of problems that can be tackled using machine learning. We will also illustrate the link between machine learning and semiconductor manufacturing and test.

#### 1420-1530

#### Overview of Machine Learning Applications in Semiconductor Manufacturing and Test Speaker:

Yiorgos Makris, The University of Texas at Dallas, US

Part II will provide a concise and comprehensive overview of applications of machine learning in semiconductor manufacturing and test. For each application, we will define the problem, we will explain how machine learning can come to the rescue, and we will show a case study on industrial datasets. Applications include: alternate test for analog/ mixed-signal/RF ICs, test compaction, fault diagnosis, yield learning, post-manufacturing tuning, outlier detection, adaptive test, wafer-level spatial & lot-level spatiotemporal correlation modeling, analog test metrics estimation, neuromorphic on-chip testers, hotspot detection, board-level fault diagnosis, trimming, die inking, pre-silicon verification and post-silicon validation, yield estimation in fab-to-fab migration, yield estimation when transitioning from one design generation to the next.

1530–1600 Coffee Break for Tutorials

#### 1600-1645 Recommendations for Practitioners

#### Speaker:

Haralampos-G. Stratigopoulos, Sorbonne Université, CNRS, LIP6, FR

Part III will illustrate the main practical issues when applying machine learning techniques. It will provide several recommendations based on the presenters' own experience in developing several applications in the past. Practical issues that will be discussed include: types of learning machines, feature extraction, feature selection, training and validation processes, dataset preparation, limited and unbalanced datasets, nonstationary datasets, metrics for generalization error, mitigating the generalization error, explainable artificial intelligence.

#### 1645–1745 Selected Applications in Depth

Speakers:

Haralampos-G. Stratigopoulos, Sorbonne Université, CNRS, LIP6, FR Yiorgos Makris, The University of Texas at Dallas, US

Part IV will describe in more detail selected applications of machine learning in semiconductor manufacturing and test. We will delve into the following four mainstream applications: alternate test for analog/mixed-signal/RF ICs, adaptive test, yield learning, and hotspot detection. For each application we will discuss the collection of training data, the choice of learning models, the training procedures, etc., and we will provide several cases studies on actual industrial data.

#### 1745-1800 Emerging Applications Speaker:

Haralampos-G. Stratigopoulos, Sorbonne Université, CNRS, LIP6, FR

Part V will discuss emerging applications. In particular, we will discuss whether deep learning methods open new opportunities for solving efficiently test and semiconductor manufacturing problems. We will also discuss the "inverse" problem of testing machine learning hardware. In particular, we will discuss to what extent testing machine learning hardware is any different from testing any regular integrated circuit. We will also discuss fault tolerance methods that gain interest thanks to the integration of machine learning hardware in autonomous vehicles and systems.

1800–2100 Welcome Reception & PhD Forum hosted by EDAA, ACM SIGDA, and IEEE CEDA M02

# 25-29 MARCH 2019, FLORENCE, ITALY

#### MONDAY, <u>25 MARCH 2019</u>

#### OpenCL design flows for Intel and Xilinx FPGAs – common optimization strategies, design patterns and vendor-specific differences

#### Room 9 1400-1800

#### Organiser: Tobias Kenter, Paderborn University, DE

An increasing fraction of new results in the reconfigurable computing domain are obtained with the help of high level synthesis tools. Among the more popular tools are the OpenCL based Xilinx SDAccel and Intel FPGA SDK for OpenCL. Since they are building upon the same programming model and source language, one would hope for portability between different OpenCL based FPGA designs. However, the vast majority of published research is only optimized for one vendor tool and FPGA family. In their dissemination and training activities, both vendors focus on promoting effective design patterns with their respective tools and for their respective hardware.

In this tutorial, we want to broaden that scope and provide training for both tool chains. During two years of PostDoc research, the workshop organizer has gained extensive experience and insights into these tools. This tutorial will contain step by step optimization examples with performance models based on analysis of generated reports and complemented with measurements and profiling data. We will present design patterns that work well for both tools and thus can promote portability of OpenCL based FPGA designs, but also shed light on differences. Based on examples, we will illustrate the central difference in pipelining of nested loops, which has implications on local memory ports, replication and predictability of design space exploration.

#### 1400–1440 OpenCL and FPGA design: common constructs and patterns

Speaker: Tobias Kenter, Paderborn Center for Parallel Computing, DE

- 1440-1530 Key differences between Intel FPGA and Xilinx tools: outer loop pipelining, local memory ports and replication Speaker: Tobias Kenter, Paderborn Center for Parallel Computing, DE
- 1530–1600 Coffee Break for Tutorials

#### 1600–1710 Simple, yet efficient matrix multiplication designs with OpenCL Chair: Tobias Kenter, Paderborn Center for Parallel Computing, DE

- Design example with Xilinx SDAccel
- · Design example with Intel FPGA SDK for OpenCL
- Discussion of the used abstraction levels: what do we want the compile to infer, what do we want to express explicitly?

#### 1710–1800 OpenCL FPGA success stories, complex design examples, libraries Speaker: Tobias Kenter, Paderborn Center for Parallel Computing, DE

1800 – 2100 Welcome Reception & PhD Forum hosted by EDAA, ACM SIGDA, and IEEE CEDA

#### MONDAY, 25 MARCH 2019

#### KOM

#### A Comprehensive Analysis of Approximate Computing Techniques: From Component- to Application-Level

Room 5 1400-1800

Organisers: Daniel Menard, INSA Rennes / IETR, FR Alberto Bosio, INL, FR Olivier Sentieys, INRIA, FR

A new design paradigm, Approximate Computing (AxC), has been established to investigate how computing systems can be more energy efficient, faster, and less complex. Intuitively, instead of performing exact computation and, consequently, requiring a high amount of resources, AxC aims to selectively relax the specifications, trading accuracy off for efficiency. It has been demonstrated in the literature the effectiveness of imprecise computation for both software and hardware components implementing inexact algorithms, showing an inherent resiliency to rerors.

This tutorial introduces basic and advanced topics on AxC. We intend to follow a bottom-up approach: from component, up to application-level. More in detail, we will first present existing approximate computing techniques according to three levels: hardware, data and computation. At hardware level, functional approximation through inexact operators and voltage over-scaling will be detailed. At data level, approximation can be carried-out by using efficient arithmetic, precision scaling, less data or less-up-to-date data. We will present some compile-time results in terms of energy-efficiency, area, performance versus accuracy of computations when using customized arithmetic (fixed-point, floating point) and also, we will try to derive some conclusions by comparing the different paradigms. At computation level, algorithmic transformations are used to reduce complexity by skipping or approximating parts of the processing. The concepts of loop perforation, early termination, memoization, and computation approximation will be detailed.

The second part of the tutorial is dedicated to methods and tools to exploit efficiently approximate computing. First of all, the different approaches to analyze approximation effects on application quality will be described. Then the complex problem of word-length optimization for fixed-point and floating-point is considered. Finally, the different frameworks for design space exploration will be detailed.

The last part of the tutorial is devoted to present how AxC paradigm can be exploited in the context of safety-critical applications. More in particular, the tutorial will show how design efficient and low-cost fault tolerance mechanisms.

#### THE OUTLINE OF THE PRESENTATION IS AS FOLLOWS

- General introduction Motivations
- Techniques for approximate computing
  - · Data level approximation
  - Hardware level approximation
  - Computation level approximation
- · Methods and tools for approximate computing
  - Analysis of approximation effect on application quality
  - · Word-length optimization for fixed-point and floating-point
  - Design space explorationGeneral introduction Motivations

Approximate Computing for Safety-Critical Applications

- Approximate Computing VS Reliability
- · Implement low cost fault tolerant techniques exploiting AxC
- Results

1800–2100 Welcome Reception & PhD Forum hosted by EDAA, ACM SIGDA, and IEEE CEDA

#### MONDAY, 25 MARCH 2019

#### M04

#### Hardware-based Security Solutions for the Internet of Things

#### Room 6 1400-1800

Organiser and Chair: Basel Halak, University of Southampton, GB Co-Chair: Maire O'Neill, Queen's University Belfast, GB

The security of the internet of things is one of the major challenges facing both engineers and researcher alike. This technology has led to billions of low power devices to become entrenched in our lives. Reports state that currently 15 billion IoT devices are currently deployed, and deployment is expected to reach 50 billion by the year 2020. This massive deployment of devices has led to significant security concerns. Various attacks have shown weaknesses in IoT infrastructure, with a swarm of light bulbs potentially leaving a city in darkness, rogue devices attacking infrastructure to attacks in critical infrastructure.

This tutorial, a combined effort of four leading international universities in the field of hardware-based IoT security, aims to disseminate the latest research results and state-of-the-art techniques in this field DATE community.

The tutorial will be highly beneficial for both experienced researchers and students considering delving into this topic.

#### THE TUTORIAL HAS THE FOLLOWING OBJECTIVES:

- · To describe the security challenges of internet of things devices
- To explain the basics of attestation techniques for IoT devices
- To explain the principles of lightweight authentications techniques
- To explain the design principles of Physically Unclonable Functions
- To Describe open research problems in the area of designing hardwaresecurity schemes for IoT applications.

#### 1400–1405 Chair Introduction

Chair: Basel Halak, University of Southampton, GB

#### 1405–1445 Hardware based Lightweight Authentication for IoT Application

Speaker: Gang Qu, University of Maryland, College Park, US

In many embedded systems and the Internet of Things (IoT) applications, resources like CPU, memory, and battery power are limited that they cannot afford the classic cryptographic security solutions. Meanwhile, the security requirement on these systems/devices is not as high as the traditional secure systems. In this talk, we use authentication as an example to demonstrate how hardware and physical characteristics can help to build lightweight security primitives such as authentication protocols. More specifically, we will report our recent work that utilizes the traditional CMOS, the emerging RRAM technologies, and voltage over scaling (VoS) technique for user and device authentication as well as GPS spoofing detection. These practical approaches are promising alternatives for the classical crypto-based authentication protocols for the embedded and IoT devices in the smart world.

### 1445-1530 Device Attestation for IoT and Resources-Constrained Systems

Speaker: Yier Jin, The University of Central Florida, US

In recent years we have seen a rise in popularity of networked devices. As a consequence, a need to ensure secure and reliable operation of these devices has also risen.

Device attestation is a promising solution to the operational demands of embedded devices, especially those widely used in Internet of Things (IoT) and Cyber-Physical System (CPS).

In this tutorial, we summarize the basics of device attestation. We then present a summary of attestation approaches by classifying them based on their functionality and reliability guarantees they provide to networked devices. Lastly, we discuss the limitations and potential issues current mechanisms exhibit and propose new research directions.

1530–1600 Coffee Break for Tutorials

### 1600–1645 Securing IoT Devices using Physically Unclonable Functions

Speaker: Basel Halak, University of Southampton, GB

Physically Unclonable Functions (PUFs) exploit the intrinsic manufacturing process variations to generate a unique signature for each silicon chip; this technology allows building lightweight cryptographic primitive suitable for resource-constrained IoT devices. The first part of this tutorial provides a comprehensive overview on the design principles of physically unclonable functions and their main evaluation metrics. The second part explains why we need the PUF technology and how to use it to build robust defense mechanisms against emerging security threats facing IoT technologies, in this context, we give specific examples that includes; secure cryptographic keys generation/storage, authentication protocols, and low cost secure sensors. The final part of this tutorial outlines the outstanding security challenges facing PUF technology and their potential countermeasures, including mathematical modelling attacks using machine-learning algorithms, side channel attacks and physical cloning attacks. The tutorial concludes with a summary of learned lessons and directions for the future.

### 1645-1730 Practical Design Guidelines PUF using FPGA Speaker: Maire O'Neill, Queen's University Belfast, GB

A Physical unclonable function (PUF) is a security primitive which enables the extraction of a digital identifier from electronic devices, based on the inherent silicon variation between devices which occurs during the manufacturing process. Many PUF implementations for ASICs and FPGAs have been proposed to date. However, on FPGA they often offer insufficient uniqueness and reliability, and consume excessive FPGA resources. This talk will focus on how to design efficient, lightweight and scalable PUF identification (ID) generator circuits specifically for FPGAs that offer compact designs, high uniqueness and good reliability. It will also discuss the challenges in designing challenge-response PUF circuits on FPGAs, including their vulnerability to machine-learning attacks. This talk will focus on how to design efficient, lightweight and scalable PUF identification (ID) generator circuits specifically for FPGAs that offer compact designs, high uniqueness and good reliability. It will also discuss the challenges in designing challenge-response PUF circuits on FPGAs, including their vulnerability to machine-learning attacks.

1800-2100 Welcome Reception & PhD Forum hosted by EDAA, ACM SIGDA, and IEEE CEDA

# 25-29 MARCH 2019, FLORENCE, ITALY

### MONDAY, 25 MARCH 2019

M05

### Safety and Security in Automotive 2.0 Era

### Room 8 1400-1800

Organiser: Srivaths Ravi, Texas Instruments, IN

Speakers:

. Prasanth Viswanathan Pillai, Texas Instruments, IN Srivaths Ravi, Texas Instruments, IN

The increasing semiconductor consumption has been spurred by a revolution witnessed in the automotive industry. The integration of electronics and networking into conventional automobile driven by infotainment and ADAS a few years back is accelerated by megatrends of EV/HEV, autonomous driving and shared mobility. These trends, termed sometimes as "Automotive 2.0", drive various requirements into the semiconductors being sourced. Of these, safety and security requirements are becoming paramount due to their impact and liability. This tutorial leverages the authors' experiences in driving safety and security as a part of semiconductor development cycles. By breaking down complex system requirements into foundational ones at semiconductor level, the tutorial is intended to provide an accessible treatment of the subject for any semiconductor developer.

### 1400-1420 Introduction

PART A: Introduction starts with a brief overview of the top level trends in automotive and semiconductor industries that are driving various design requirements, including the emerging concerns of safety and security.

### 1420-1530 Automotive Functional Safety I

PART B: Automotive Functional Safety I is the first of a two part module on automotive functional safety for a semiconductor developer. Using the presenters' experience in leading functional safety compliant chip development and certification, the module examines various aspects of the automotive functional safety standard ISO 26262 and its parent industrial safety standard IEC61508. We start with the foundations of functional safety including key terminology and metrics, safety compliant development process for HW/SW, component and system level safety mechanisms, and qualitative safety analysis.

1530-1600 Coffee Break for Tutorials

### 1600-1650 Automotive Functional Safety II

**PART C: Automotive Functional Safety II** is the second of a two part module on automotive functional safety for a semiconductor developer. This module first covers the various techniques that are used in the quantitative safety analysis phase that follows qualitative safety analysis. We then survey the readiness of safety EDA ecosystem today from the eyes of a semiconductor developer. We conclude with emerging functional safety topics of interest and review the key changes in the 2nd edition of ISO26262.

### 1650–1800 Automotive Security: Moving from Ad-hoc to Standards

PART D: Automotive Security: Moving from Ad-hoc to Standards is a module crafted to share the latest knowhow from a rapidly evolving domain – automotive security. The module starts with a detailed look at attack surface of an automobile and the various threat "opportunities". Then, we survey the foundational HW/SW mechanisms necessary to secure automotive semiconductor development. Finally, we examine the curious relationship of security and safety that designers need to grapple with.

1800-2100 Welcome Reception & PhD Forum hosted by EDAA, ACM SIGDA, and IEEE CEDA

# 25-29 MARCH 2019, FLORENCE, ITALY

### M07

### Quantum Computing, intro to IBM Q and Qiskit

Room 7 1400-1800

Organiser: Leon Stok, IBM, US

Speakers: Leon Stok, IBM, US SheshaShayee Raghunathan, IBM, IN Robert Perricone, IBM, US

Though early in its development, quantum computing is now available on real hardware via the cloud through IBM Q. This radically new kind of computing holds open the possibility of solving some problems that are now and perhaps always will be intractable for "classical" computers.

In this talk we'll discuss the motivation for quantum computing and the types of problems to which it might be applied. We'll describe the basics of the technology and show where we are in the timeline toward reaching quantum advantage: the point where quantum computing shows demonstrable and significant advantage over classical computers and algorithms.

We'll continue by describing the no-charge IBM Q Experience where more than 90,000 people have used IBM's offerings to learn and experiment with quantum computing.

We will give an hands-on introduction to Qiskit and show how to run several quantum programs on IBM Q and simulator systems.

Feel free to look at: https://qiskit.org for more information.

1800–2100 Welcome Reception & PhD Forum hosted by EDAA, ACM SIGDA, and IEEE CEDA

ũ

ת

# MAIN

# CONFERENCE

26 – 28 MARCH 2019

# 25—29 MARCH 2019, FLORENCE, ITALY

### TECHNICAL PROGRAMME

### 1.1

### Opening Session: Plenary, Awards Ceremony & Keynote Addresses

### Auditorium 0830-1030

Chair: Jürgen Teich, Friedrich-Alexander-Universität Erlangen-Nürnberg, DE Co-Chair: Franco Fummi, Università di Verona, IT

### 0830 Welcome Addresses

**Jürgen Teich** DATE 2019 General Chair

**Franco Fummi** DATE 2019 Programme Chair

### 0845 Presentation of awards

2019 EDAA Achievement Award (Jacob Abraham, University of Texas at Austin, US)

### EDAA Outstanding Dissertations Award 2018

### DATE Fellow Award

(Jan Madsen, Technical University of Denmark, DK Jano Gebelein, Goethe-University Frankfurt, DE)

### **IEEE Fellow Award**

(Antun Domic, Synopsys, US Luca Fanucci, University of Pisa, IT)

### IEEE CEDA Service Award (Jan Madsen, Technical University of Denmark, DK)

IEEE CS TTTC Outstanding Contribution Award (Jürgen Teich, Friedrich-Alexander-Universität Erlangen-Nürnberg, DE)

### 0915 Keynote Addresses

Working with Safe, Deterministic and Secure Intelligence from Cloud to Edge Astrid Elbe, Intel Labs Europe, DE

→ See Page 6

### Assisted and Automated Driving Jürgen Bortolazzi, Porsche, DE

→ See Page 7

1030 **Coffee Break** in the Exhibition Area at Fortezza da Basso, Padiglione Spadolini, lower floor

# 25—29 MARCH 2019, FLORENCE, ITALY

### 2.1

### **Executive Panel: Life After CMOS**

Room 1 1130-1300

Organisers: Marco Casale-Rossi, Synopsys, IT Jamil Kawa, Synopsys, US

Chair: G. Dan Hutcheson, VLSI Research, US

Sixty years ago, Robert Noyce filed U.S. Patent 2,981,877, which marked the birth of the monolithic integrated circuit. Roughly thirty years later, the IC broke the 1-micron barrier - a 100X improvement over Noyce's IC. Today, 7-nanometer is in early manufacturing, and 5-nanometer is under development, marking another 100X improvement. This cannot continue forever: the silicon atom diameter is 2.92 Ångstroms, approximately 0.3 nanometers. Even if we envision the use of atomic layer epitaxy - where we take the cross section of a FET to be that of a single silicon atom source/drain separated by a channel of a single silicon atom vacancy resulting in a handful total available carriers - will it be possible to design and manufacture an IC made of trillions of those transistors in volume? And even if the progress in Moore's law continues relentlessly by going vertical - we have already infringed the second clause of Moore's law: "at the same cost." Yet, the computing and memory requirements of artificial intelligence (AI), biochemistry, medicine, pharmacology, and physics applications greatly exceed the capabilities of current electronics and are unlikely to be met by evolutionary improvements in devices, channel and interconnect materials, or integrated circuit architectures alone. Meeting them means thinking outside the CMOS box. Many are already doing so with circuits based on super-conducting electronics (SCE) and architectures based on quantum computing (QC), where researchers have made significant advances in recent years. In the short term, Josephson junction-based SCE promise to reinvigorate HPC by delivering at least an order of magnitude more performance while using 100-1,000X less power. In the long term, today's foundations for new classes of computers based on the laws of quantum physics - or quantum computers (QC) — may dramatically change the landscape of HPC. They already bring the promise of solving today's intractable problems. This panel, moderated by Dan Hutcheson, brings together some of the industry's greatest thinkers to explore these questions, to color an image of our industry's future, and to go beyond the CMOS box.

### **Panelists:**

Alessandro Curioni, IBM, CH Antun Domic, Synopsys, US Mark Heiligman, IARPA, US Buvna Ayyagari-Sangamalli, AMAT, US

1300 Lunch Break in Lunch Area

### 2.2

### Physical Attacks

### Room 2 1130-1300

Chair: Lejla Batina, Radboud University, NL Co-Chair: Elif Kavun, University of Sheffield, GB

This session covers state of the art fault analysis techniques such as persistent fault analysis, electromagnetic fault injection, and glitching. In addition, a practical attack is described on a very popular platform together with its corresponding countermeasure. Other topics in this session include the reconfigurability of FPGAs to defend against sidechannel attacks and spying on IoT devices' temperature via DRAM.

| 1130 | One Fault is All it Needs: Breaking Higher-Order<br>Masking with Persistent Fault Analysis<br>Speaker: Shivam Bhasin, Nanyang Technological University, SG<br>Authors: Jingyu Pan <sup>3</sup> , Shivam Bhasin <sup>3</sup> , Fan Zhang <sup>3</sup> and Kui Ren <sup>3</sup><br>'Nanyang Technological University, Zhejiang University, CN; 'Temasek Lab-<br>oratories, Nanyang Technological University, SG; 'Zhejiang University, CN |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1200 | Multi-Tenant FPGA-based Reconfigurable Systems:<br>Attacks and Defenses<br>Speaker: Krishnendu Chakrabarty, Duke University, US<br>Authors: Rana Elnaggar <sup>1</sup> , Ramesh Karri <sup>2</sup> and Krishnendu Chakrabarty <sup>1</sup><br><sup>1</sup> Duke University, US; <sup>2</sup> NYU, US                                                                                                                                    |
| 1230 | Spying on Temperature using DRAM<br>Speaker: Nikolaos Athanasios Anagnostopoulos, TU Darmstadt, DE<br>Authors: Wenjie Xiong <sup>3</sup> , Nikolaos Athanasios Anagnostopoulos <sup>2</sup> , André<br>Schaller <sup>2</sup> , Stefan Katzenbeisser <sup>2</sup> and Jakub Szefer <sup>4</sup><br><sup>1</sup> Yale University, US; <sup>2</sup> Technische Universität Darmstadt, DE                                                   |
| 1245 | Mitigating Power Supply Glitch based Fault Attacks<br>with Fast All-Digital Clock Modulation Circuit<br>Speaker: Nikhil Chawla, Georgia Institute of Technology, US<br>Authors: Arvind Singh <sup>1</sup> , Monodeep Kar <sup>2</sup> , Nikhil Chawla <sup>2</sup> and Saibal Muk-<br>hopadhyay <sup>1</sup><br>Georgia Institute of Technology, US; <sup>2</sup> Intel Corporation, US                                                 |
| IPs  | IP1-1, IP1-2, IP1-3, IP1-4                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1300 | Lunch Break in Lunch Area                                                                                                                                                                                                                                                                                                                                                                                                               |

## Special Session: Circuit design and design automation for flexible electronics

### Room 3 1130-1300

### Organisers:

Jim Huang, Hewlett Packard Labs, US Mehdi Tahoori, Karlsruhe Institute of Technology (KIT), DE

Chair: Jamil Kawa, Synopsys, US

Flexible electronics is an emerging and fast growing field which can be used in many demanding and emerging application domains such as wearables, smart sensors, and Internet of Things (IoT). There are several technologies, processes and paradigms which can be used to design and fabricate flexible circuits. Unlike traditional computing and electronics domain which is mostly driven by performance characteristics, flexible electronics are mainly associated with low fabrication costs (as they are used even in consumer market) and low energy consumption (as they could be used in energy-harvested systems). While the main advances in this field is mainly focused on fabrication and process aspects, the design and in particular design automation flow, had limited exposure. The purpose of this special session is to bring to the attention of design automation community on some of the key advances in the field of flexible electronics as well as some of the design (automation) aspects, which can hopefully inspire some further attention by design automation community to this fast-growing field.

1130

2.3

## Dual-gate self-aligned a-InGaZnO transistor model for flexible circuit applications

Speaker: Kris Myny, imec, BE Authors: Florian De Roose, Hikmet Çeliker, Jan Genoe, Wim Dehaene and Kris Myny, imec, BE

|           | Speaker: Tsung-Ching Jim Huang, Hewlett-Packard Labs, US<br>Authors: Tsung-Ching Jim Huang <sup>4</sup> , Ting Lei <sup>2</sup> , Leilai Shao <sup>3</sup> , Sridhar<br>Sivapurapu <sup>4</sup> , Madhavan Swaminathan <sup>4</sup> , Sicheng Li <sup>3</sup> , Zhenan Bao <sup>2</sup> ,<br>Kwang-Ting Cheng <sup>3</sup> and Raymond Beausoleil <sup>4</sup><br><sup>1</sup> Hewlett-Packard Labs, US; <sup>3</sup> Department of Chemical Engineering,<br>Stanford University, US; <sup>3</sup> Department of Electrical and Computer Engi<br>neering, University of California, US; <sup>4</sup> School of Electrical and Computer<br>Engineering, Georgia Institute of Technology, US; |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1236      | Circuit Design and Design Automation for Printed<br>Electronics<br>Speaker: Eugenio Cantatore, Eindhoven University of Technology, NL<br>Authors: M. Fattori <sup>1</sup> , J.A. Fijn <sup>1</sup> , L. Hu <sup>1</sup> , Eugenio Cantatore <sup>1</sup> , Fabrizion Torr<br>celli <sup>2</sup> and Micael Charbonneau <sup>3</sup><br><sup>1</sup> Eindhoven University of Technology, NL; <sup>2</sup> University of Brescia, IT; <sup>3</sup> CE,<br>LITEN, FR                                                                                                                                                                                                                           |
| 1300      | Lunch Break in Lunch Area                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2.4       | Temperature and Variability Driven<br>Modeling and Runtime Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|           | Room 4 1130-1300                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|           | Chair: Marco Domenico Santambrogio, Polytechnic University of Milan,<br>Co-Chair: Ronald Dreslinski Jr, University of Michigan, US                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           | Thermal modelling, hot spot prediction and optimization, and mana<br>ing temperature variability during run-time are key questions to be a<br>swered during system design. This session consists of four regular pap<br>and two IP papers that address these challenges using novel techniqu<br>ranging from manufacturing and hardware, all the way up to comp<br>tational models. Considerations such as lithographic variations, cooli<br>system design, run-time adaptivity are discussed in these papers.                                                                                                                                                                              |
| 1130      | Hot Spot Identification and System Parameterized<br>Thermal Modeling for Multi-Core Processors Throug<br>Infrared Thermal Imaging<br>Speaker: Sheldon Tan, University of California, Riverside, US<br>Authors: Sheriff Sadiqbatcha', Hengyang Zhao', Hussam Amrouch',<br>Joerg Henkel' and Sheldon Tan'<br>'University of California, Riverside, US; 'Karlsruhe Institute of Technology,                                                                                                                                                                                                                                                                                                    |
| 1200      | Litho-GPA: Gaussian Process Assurance for<br>Lithography Hotspot Detection<br>Speaker: David Z. Pan, University of Texas, Austin, US<br>Authors: Wei Ye, Mohamed Baker Alawieh, Meng Li, Yibo Lin and David<br>Pan, University of Texas, Austin, US                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1230      | PinT: Polynomial in Temperature Decode Weights in<br>Neuromorphic Architecture<br>Speaker: Scott Reid, Stanford University, US<br>Authors: Scott Reid, Antonio Montoya and Kwabena Boahen, Stanford<br>University, US                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| www.date- | conference.com                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

### Predictive Modeling and Design Automation of 1152 **Inorganic Printed Electronics**

Speaker: Jasmin Aghassi-Hagmann, Offenburg University of Applied Sciences / Institute of Nanotechnology at Karlsruhe Institute of Technology, DE

Authors: Farhan Rasheed<sup>1</sup>, Michael Hefenbrock<sup>1</sup>, Rajendra Bishnoi<sup>1</sup>, Michael Beigl<sup>1</sup>, Jasmin Aghassi-Hagmann<sup>2</sup> and Mehdi B. Tahoori<sup>1</sup> <sup>1</sup>Karlsruhe Institute of Technology (KIT), DE; <sup>2</sup>Offenburg University of Applied Sciences / Institute of Nanotechnology at Karlsruhe Institute of Technology), DE

### 1214 **Process Design Kit and Design Automation for Flexible Hybrid Electronics**

## d

### d ough

# David Z. ts in a

| 1245 | Enhancing Two-Phase Cooling Efficiency through<br>Thermal-Aware Workload Mapping for Power-Hungry<br>Servers<br>Speaker: Arman Iranfar, EPFL, CH<br>Authors: Arman Iranfar, Ali Pahlevan, Marina Zapater and David Atienza,<br>EPFL, CH                                                                                                                                                                                                                                                                                                                                                          |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IPs  | IP1-5, IP1-6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1300 | Lunch Break in Lunch Area                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2.5  | Solutions for reliability and security of mixed-signal circuits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      | Room 5 1130-1300                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      | Chair: Georges Gielen, KU Leuven, BE<br>Co-Chair: Manuel Barragan, TIMA, FR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|      | The session presents techniques to analyse and optimize analog/mixed-<br>signal circuits towards high reliability and security, addressing IR-aware<br>routing, lifetime-aware optimization as well as securing mixed-signal<br>circuits via logic locking.                                                                                                                                                                                                                                                                                                                                      |
| 1130 | IR-aware Power Net Routing for Multi-Voltage Mixed-<br>Signal Design<br>Speaker: Mark Po-Hung Lin, National Chung Cheng University, TG<br>Authors: Shuo-Hui Wang, Yen-Yu Su, Guan-Hong Liou and Mark Po-Hung<br>Lin, National Chung Cheng University, TW                                                                                                                                                                                                                                                                                                                                         |
| 1200 | Generation of Lifetime-Aware Pareto-Optimal Fronts<br>Using a Stochastic Reliability Simulator<br>Authors: Antonio Toro-Frias <sup>1</sup> , Pablo Saraza-Canflanca <sup>3</sup> , Fabio Passos <sup>3</sup> ,<br>Pablo Martin-Lloret <sup>3</sup> , Rafael Castro-Lopez <sup>4</sup> , Elisenda Roca <sup>4</sup> , Javier Martine-<br>Martinez <sup>3</sup> , Rosana Rodriguez <sup>2</sup> , Montserrat Nafria <sup>3</sup> and Francisco Vidal<br>Fernandez <sup>4</sup><br><sup>1</sup> Instituto de Microelectrónica de Sevilla, ES, <sup>2</sup> Universitat Autonoma de<br>Barcelona, ES |
| 1230 | MixLock: Securing Mixed-Signal Circuits via Logic<br>Locking<br>Speaker: Julian Leonhard, Sorbonne Université, CNRS, LIP6, FR<br>Authors: Julian Leonhard <sup>1</sup> , Muhammad Yasin <sup>3</sup> , Shadi Turk <sup>3</sup> , Mohammed<br>Thari Nabeel <sup>4</sup> , Marie-Minerve Louërat <sup>2</sup> , Roselyne Chotin-Avot <sup>2</sup> , Hassan<br>Aboushady <sup>3</sup> , Ozgur Sinanoglu <sup>4</sup> and Haralampos-G. Stratigopoulos <sup>4</sup><br>'Sorbonne Université, CNRS, LIP6, FR; 'New York University, US; 'Seam-                                                        |

less Waves, FR; <sup>4</sup>New York University Abu Dhabi, AE

### IPs **IP1-7**

1300 Lunch Break in Lunch Area

E

### 2.6

## Computational and resource-efficiency in quantum and approximate computing

### Room 6 1130-1300

Chair: Martin Trefzer, University of York, GB Co-Chair: Lukas Sekanina, Brno University of Technology, CZ

Achieving computational and resource-efficiency is often promised by emerging technologies. This session addresses various aspects of efficiency in the context of quantum and approximate computing. Simulation of quantum computations is very computationally expensive. The first paper shows how a smart utilization of decision diagrams can significantly accelerate this process. Approximate computing is often advocated as an approach enabling to build more resource-efficient computing systems. The second paper of this session deals with an automated circuit approximation method capable of exploiting data distributions observable in the target application. The third paper presents a new application for approximate circuits in the area of wireless sensor networks. Finally, an efficient approximate random dropout technique for training acceleration of neural networks running on GPU is proposed in the fourth paper.

### 1130 Matrix-Vector vs. Matrix-Matrix Multiplication: Potential in DD-based Simulation of Quantum Computations

Speaker: Alwin Zulehner, Johannes Kepler University Linz, AT Authors: Alwin Zulehner and Robert Wille, Johannes Kepler University Linz, AT

| 1200 | Automated Circuit Approximation Method Driven by |
|------|--------------------------------------------------|
|      | Data Distribution                                |

Speaker: Lukas Sekanina, Brno University of Technology, CZ Authors: Zdenek Vasicek, Vojtech Mrazek and Lukas Sekanina, Brno University of Technology, CZ

### 1230 Trading Digital Accuracy for Power in an RSSI Computation of a Sensor Network Transceiver Speaker: Paul Detterer, Eindhoven University of Technology, NL Authors: Paul Detterer, Cumhur Erdin, Majid Nabi, Jose Pineda de Gyvez, Twan Basten and Hailong Jiao, Eindhoven University of Technology, NL

### 1245 Approximate Random Dropout for DNN training acceleration in GPGPU

Speaker: Li Jiang, Shanghai Jiao Tong University, CN Authors: Zhuoran Song, Ru Wang, Dongyu Ru, Zhenghao Peng, Hongru Huang, Hai Zhao, Xiaoyao Liang and Li Jiang, Shanghai Jiao Tong University, CN

### IPs IP1-8, IP1-9, IP1-10

1300 Lunch Break in Lunch Area

### 2.7

### Analysis and optimization techniques for neural networks

### Room 7 1130-1300

Chair: Sai Pudukot, Georg Mason University, US Co-Chair: Mohamed Sabry, NTU, SG

This session presents three papers with new approaches to characterize the neural network behavior on edge devices in order to optimize their performance and energy consumption according to the target application.

# DATE19

# 25-29 MARCH 2019, FLORENCE, ITALY

# Ð

TUESDAY, 26 MARCH 2019

| 1130 | Low-Complexity Dynamic Channel Scaling of Noise-<br>Resilient CNN for Intelligent Edge Devices<br>Speaker: Younghoon Byun, Pohang University of Science and Technology<br>(POSTECH), KR<br>Authors: Younghoon Byun, Minho Ha, Jeonghun Kim, Sunggu Lee and<br>Youngjoo Lee, Pohang University of Science and Technology (POSTECH), KR                                                                                                  |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1200 | Data Locality Optimization of Depthwise Separable<br>Convolutions for CNN Inference Accelerators<br>Speaker: Hao-Ning Wu, National Tsing Hua University, TW<br>Authors: Hao-Ning Wu and Chih-Tsun Huang, National Tsing Hua Uni-<br>versity, TW                                                                                                                                                                                        |
| 1230 | A Binary Learning Framework for Hyperdimensional<br>Computing<br>Speaker: Mohsen Imani, University of California, San Diego, US<br>Authors: Mohsen Imani <sup>1</sup> , John Messerly <sup>1</sup> , Fan Wu <sup>2</sup> , Wang Pi <sup>3</sup> and Tajana<br>Rosing <sup>1</sup><br><sup>1</sup> University of California San Diego, US; <sup>2</sup> University of California River-<br>side, US; <sup>3</sup> Peking University, CN |
| IPs  | IP1-11, IP1-12, IP1-13                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1300 | Lunch Break in Lunch Area                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2.8  | How Electronic Systems can benefit from<br>Machine Learning and from ESD Alliance                                                                                                                                                                                                                                                                                                                                                      |

### Exhibition Theatre 1130-1300

Organiser: Jürgen Haase, edacentrum, DE

In this session the Electronic System Design Alliance will present their newest initiatives and results. Mentor, a Siemens Business will discuss approaches for application of Machine Learning for designing and producing microelectronics products. IngeniArs will analyze scenarios for realizing smart edge devices by using accelerators for executing Machine Learning and Deep Learning algorithms.

| 1130 | Machine Learning is Changing the Game for           |
|------|-----------------------------------------------------|
|      | Variability and Characterization and will soon help |
|      | Analog and Digital Verification                     |
|      | Speaker: Amit Gupta, Mentor, a Siemens Business, US |

- 1200 Machine Learning at the Edge for embedded and low power platforms: exploiting the Intel Movidius Neural Computing Stick Speaker: Gionata Benelli, IngeniArs, IT
- 1230 The ESD Alliance At the Center of the Semiconductor Universe Speaker: Paul Cohen, ESDA, US
- 1300 Lunch Break in Lunch Area

### 3.0

### LUNCHTIME KEYNOTE SESSION

### Room 1 1350-1420

Chair: Marco Casale-Rossi, Synopsys, IT Co-Chair: Giovanni De Micheli, EPFL, CH

### 1350 Leonardo da Vinci, Humanism and Engineering between Florence and Milan Speaker: Claudio Giorgione, Museo Nazionale della Scienza e della Tec-

Speaker: Claudio Giorgione, Museo Nazionale della Scienza e della Tecnologia Leonardo da Vinci, IT

→ See Page 8

## Executive Panel: Semiconductor IP, Surfing the Next Big Wave

Room 1 1430-1600

Organisers: Giovanni De Micheli, EPFL, CH Jamil Kawa, Synopsys, US

Chair: Raul Camposano, Sage Design Automation, US

Semiconductor IP has made a great deal of progress since ARM was incorporated in 1990, almost thirty years ago, while the IC was breaking the 1-micron barrier, and power was becoming designers' biggest concern. Back then, semiconductor IP was "hard", physical-IP, which required complex porting to each and every different process technology. Over the last thirty years, and thanks to the transition from "hard" to "soft". synthesizable-IP, it has dramatically expanded, and now spans processors, interconnect, interface, FPGA, and complete sub-systems, and has become a critical enabler of modern systems-on-a-chip. Our industry is now moving to the 7/5 nanometer nodes: power remains a concern, but it is the lagging processors frequency, the latency across the processors, memory, and storage stacks, as well as the signal losses in electrical transmission lines that prevents breakthrough improvements. After decades of dominance by general purpose CPU and GPU, innovation is disrupting computing architectures: massively parallel Tensor Processing Units (TPU) are emerging that have demonstrated unprecedented performance; new memories are emerging that may complement 3D DRAM and NAND; new technologies are emerging such as super-conducting electronics and silicon photonics, which require an unprecedented level of collaboration to rapidly achieve the maturity levels required for the design and manufacturing of VLSI systems. This panel, moderated by EDA industry veteran Raul Camposano, will explore the challenges and the opportunities of semiconductor IP for the next decade.

### Panelists:

Alessandro Cremonesi, STMicroelectronics, IT K. Charles Janac, Arteris, US Joachim Kunkel, Synopsys, US Andrei Vladimirescu, Berkeley, US Greg Yeric, ARM, US

1600 Coffee Break in Exhibition Area

www.date-conference.com

# 25—29 MARCH 2019, FLORENCE, ITALY

### TUESDAY, 26 MARCH 2019

### Special Session: Smart Resource Management and Design Space Exploration for Heterogenous Processors

Room 2 1430-1600

Organisers:

Partha Pande, Washington State University, US Jörg Henkel, Karlsruhe Institute of Technology, DE

Chair: Petru Eles, Linköping University, SE Co-Chair: Sudeep Pasricha, Colorado State University, US

We experience a phenomenal growth in exciting, yet demanding, application areas such as deep learning, graph analytics, and scientific computing. These application areas have driven a demand for new devices that package high-performance computing into smaller form-factors that operate in heavily constrained application scenarios (e.g., deep learning inference in embedded systems). Naturally, this presents new design challenges to meet ever increasing performance, cost, and energy efficiency requirements. This special session will consider a holistic approach to the broad topic of heterogeneous architectures. Towards this end, it consists of three forward-looking talks addressing the fundamental challenges, existing proposals, and new approaches for designing and exploring heterogeneous systems. The first talk will focus on utilizing various learning techniques to achieve thermal efficiency in a heterogeneous system. The second talk will shift the discussion toward the problems of designing these heterogeneous systems to accelerate applications. We will present innovative machine learning techniques that can be used to make efficient application-specific hardware design as easy and inexpensive as developing the corresponding application software. Finally, achieving stringent performance requirements under tight thermal constraints require a systematic stability analysis due to the positive feedback between leakage power and temperature. The third talk will present a power-temperature stability and safety analysis technique that reveals the sufficient conditions under which the powertemperature trajectory converges to a stable fixed point. The following paragraphs briefly outline each topic that will be covered in this special session.

### 1430 Smart Thermal Management for Heterogeneous Multicores

Speaker: Joerg Henkel, Chair for Embedded Systems (CES), Karlsruhe Institute of Technology (KIT), DE Authors: Joerg Henkel, Heba Khdr and Martin Rapp, Karlsruhe Institute of Technology, DE

1500 Design and Optimization of Heterogeneous Manycore Systems enabled by Emerging Interconnect Technologies: Promises and Challenges Speaker: Partha Pande, Washington State University, US Authors: Biresh Kumar Joardar<sup>1</sup>, Ryan Kim<sup>2</sup>, Janardhan Rao Doppa<sup>1</sup> and Partha Pratim Pande<sup>1</sup>

<sup>1</sup>Washington State University, US; <sup>2</sup>Colorado State University, US

- 1530 Power and Thermal Analysis of Commercial Mobile Platforms: Experiments and Case Studies Speaker: Umit Ogras, Arizona State University, US Authors: Ganapati Bhat<sup>+</sup>, Suat Gumussoy<sup>2</sup> and Umit Ogras<sup>4</sup> <sup>4</sup>Arizona State University, US; <sup>2</sup>Mathworks, US
- 1600 Coffee Break in Exhibition Area

### Methods and Characterisation techniques for Reliability

|      | Room 3 1430-1600                                                                                                                                                                                                                                                                                                                                                                                           |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | <b>Chair: Said Hamdioui,</b> TU Delft, NL<br><b>Co-Chair: Arnaud Virazel,</b> LIRMM, FR                                                                                                                                                                                                                                                                                                                    |
|      | This sections discusses the characterisation of BIT and ESD as well as a methodology to analyse the aging of SRAMs                                                                                                                                                                                                                                                                                         |
| 1430 | New method for the automated massive<br>characterization of Bias Temperature Instability in                                                                                                                                                                                                                                                                                                                |
|      | CMOS transistors                                                                                                                                                                                                                                                                                                                                                                                           |
|      | Speaker: Pablo Sarazá Canflanca, Universidad de Sevilla, ES                                                                                                                                                                                                                                                                                                                                                |
|      | Authors: Pablo Saraza-Canflanca¹, Javier Diaz-Fortuny², Rafael Castro-<br>Lopez¹, Elisenda Roca¹, Javier Martin-Martinez², Rosana Rodriguez²,                                                                                                                                                                                                                                                              |
|      | Montserrat Nafria <sup>2</sup> and Francisco Vidal Fernandez <sup>1</sup>                                                                                                                                                                                                                                                                                                                                  |
|      | <sup>a</sup> Instituto de Microelectrónica de Sevilla, ES; <sup>a</sup> Universitat Autonoma de<br>Barcelona UAB, ES                                                                                                                                                                                                                                                                                       |
| 1500 | Guilty As Charged: Computational Reliability Threats<br>Posed By Electrostatic Discharge-induced Soft Errors<br>Speaker: Keven Feng, University of Illinois at Urbana Champaign, US<br>Authors: Keven Feng, Sandeep Vora, Rui Jiang, Elyse Rosenbaum and<br>Shobha Vasudevan, ECE at University of Illinois at Urbana-Champaign, US                                                                        |
| 1530 | Methodology for Application-Dependent Degradation                                                                                                                                                                                                                                                                                                                                                          |
|      | Analysis of Memory Timing<br>Speaker: Daniel Kraak, Delft University of Technology, NL<br>Authors: Daniel Kraak <sup>1</sup> , Innocent Agbo <sup>1</sup> , Mottaqiallah Taouil <sup>1</sup> , Said Ham-<br>dioui <sup>1</sup> , Pieter Weckx <sup>2</sup> , Stefan Cosemans <sup>2</sup> and Francky Catthoor <sup>2</sup><br><sup>1</sup> Delft University of Technology, NL; <sup>2</sup> imec vzw., BE |
| IPs  | IP1-14, IP1-15, IP1-16, IP1-17, IP1-18                                                                                                                                                                                                                                                                                                                                                                     |
| 1600 | Coffee Break in Exhibition Area                                                                                                                                                                                                                                                                                                                                                                            |
|      |                                                                                                                                                                                                                                                                                                                                                                                                            |

### 3.4

### **Physical Design, Extraction and Timing** Analysis

### Room 4 1430-1600

Chair: Patrick Groeneveld, Cadence Design Systems, US Co-Chair: Po-Hung Lin Mark, National Chung Cheng University, TW

The first paper uses multivariate linear regression to increase the efficiency of corner based timing analysis. The second paper proposes an approach for zero skew clock tree construction yielding superior wirelength performance. The following two papers present macro placement algorithms: one adopting a dataflow driven approach, the other using a routability driven convolutional neural network predictor. The last paper addresses issues on reusability and reproducibility in parallelized random walk based capacitance extraction.

1430 "Unobserved Corner" Prediction: Reducing Timing **Analysis Effort for Faster Design Convergence in** Advanced-Node Design Speaker: Uday Mallappa, University of California San Diego, US Authors: Andrew Kahng, Uday Mallappa, Lawrence Saul and Shangyuan Tong, University of California San Diego, US 1500 **Dim Sum: Light Clock Tree by Small Diameter Sum** Speaker: Gengije Chen, The Chinese University of Hong Kong, HK Authors: Gengjie Chen and Evangeline Young, The Chinese University of

Hong Kong, HK

# 25—29 MARCH 2019, FLORENCE, ITALY

### TUESDAY, 26 MARCH 2019

| 1515 | Routability-Driven Macro Placement with Embedded<br>CNN-Based Prediction Model<br>Speaker: Yu-Hung Huang, National Taiwan University of Science and<br>Technology, TW<br>Authors: Yu-Hung Huang <sup>4</sup> , Zhiyao Xie <sup>2</sup> , Guan-Qi Fang <sup>4</sup> , Tao-Chun Yu <sup>4</sup> ,<br>Haoxing Ren <sup>3</sup> , Shao-Yun Fang <sup>4</sup> , Yiran Chen <sup>2</sup> and Jiang Hu <sup>4</sup><br>'National Taiwan University of Science and Technology, TW; <sup>2</sup> Duke University, US; <sup>3</sup> NVIDIA Corporation, US; <sup>4</sup> Texas A&M University, US |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1530 | RTL-Aware Dataflow-Driven Macro Placement<br>Speaker: Alexandre Vidal Obiols, Polytechnic University of Catalonia, ES<br>Authors: Alexandre Vidal Obiols <sup>1</sup> , Jordi Cortadella <sup>1</sup> , Jordi Petit <sup>1</sup> , Marc<br>Galecran-Oms <sup>2</sup> and Ferran Martorell <sup>2</sup><br><sup>1</sup> UPC, ES; <sup>2</sup> eSilicon EMEA, Barcelona, ES                                                                                                                                                                                                               |
| 1545 | Realizing Reproducible and Reusable Parallel Floating<br>Random Walk Solvers for Practical Usage<br>Speaker: Mingye Song, Tsinghua University, CN<br>Authors: Mingye Song <sup>1</sup> , Zhezhao Xu <sup>1</sup> , Wenjian Yu <sup>1</sup> and Lei Yin <sup>2</sup><br><sup>1</sup> Tsinghua University, CN; <sup>1</sup> ANSYS Inc., US                                                                                                                                                                                                                                                |
| IPs  | IP1-19, IP1-20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1600 | Coffee Break in Exhibition Area                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      | The design with early action and attach                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

### Hardware authentication and attack prevention

### Room 5 1430-1600

### Chair: Johanna Sepulveda, TUM, DE Co-Chair: Ilia Polian, University of Stuttgart, DE

Electronics industry involves considerable investment, which turns the protection of their Intellectual Property a main concern. The development of new technologies will depend on it. In this session, solutions based on obfuscated microfluidic biochips and PUF-like Quantum Dots (QD) devices are shown. Moreover, and attack that challenges PUF-based identifier techniques using machine learning is presented.

| 1430 | Optically Interrogated Unique Object with Simulation      |
|------|-----------------------------------------------------------|
|      | Attack Prevention                                         |
|      | Speaker, Povilas Marcinkovicius, Lancaster University, CP |

Speaker: Povilas Marcinkevicius, Lancaster University, GB Authors: Povilas Marcinkevicius, Ibrahim Ethem Bagci, Nema M. Abdelazim, Christopher S. Woodhead, Robert J. Young and Utz Roedig, Lancaster University, GB

### 1500 PUFs Deep Attacks: Enhanced modeling attacks using deep learning techniques to break the security of double arbiter PUFs

Speaker: Mahmoud Khalafalla, University Of Waterloo, CA Authors: Mahmoud Khalafalla and Catherine Gebotys, University of Waterloo, CA

### 1530 Desieve the Attacker: Thwarting IP Theft in Sieve-Valve-based Biochips

Speaker: Shayan Mohammed, New York University, US Authors: Mohammed Shayan<sup>3</sup>, Sukanta Bhattacharjee<sup>3</sup>, Yong Rafael Song<sup>8</sup>, Krishnendu Chakrabarty<sup>3</sup> and Ramesh Karri<sup>4</sup> "New York University, US; "New York University Abu Dhabi, AE; <sup>3</sup>Duke University, US; 4NYU, US

1600 **Coffee Break** in Exhibition Area

### 3.6 Software Solutions for Reliable Memories

Room 6 1430-1600

Chair: Valentin Gherman, CEA-Leti, FR Co-Chair: Borzoo Bonakdarpour, Iowa State University, US

This session explores solutions for reliable memories at different levels. The first paper introduces a process-variation-resilient space allocation scheme for open-channel SSD with 3D charge-trap flash memory. The second paper presents an architecture-independent framework to mitigate read disturbance errors in STT-RAM. Finally, the third paper proposes a wear leveling aware memory allocator for PCM memories. The IP presentation deals with memory dependency speculation and how to take advantage of it during the Dynamic Binary Translation process by using VLIW cores.

| 1430 | PATCH: Process-Variation-Resilient Space Allocation<br>for Open-Channel SSD with 3D Flash<br>Speaker: Yi Wang, Shenzhen University, CN<br>Authors: Jing Chen <sup>1</sup> , Yi Wang <sup>1</sup> , Amelie Chi Zhou <sup>1</sup> , Rui Mao <sup>1</sup> and Tao Li <sup>2</sup><br><sup>1</sup> Shenzhen University, CN; <sup>2</sup> University of Florida, US                             |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1500 | <b>Compiler-Directed and Architecture-Independent</b><br><b>Mitigation of Read Disturbance Errors in STT-RAM</b><br>Speaker: Chengmo Yang, University of Delaware, US<br>Authors: Fateme Sadat Hosseini and Chengmo Yang, University of<br>Delaware, US                                                                                                                                    |
| 1530 | A Wear Leveling Aware Memory Allocator for Both<br>Stack and Heap Management in PCM-based Main<br>Memory Systems<br>Speaker: Qingan Li, Wuhan University, CN<br>Authors: Wei Li <sup>1</sup> , Ziqi Shuai <sup>1</sup> , Chun Xue <sup>2</sup> , Mengting Yuan <sup>1</sup> and Qingan Li <sup>1</sup><br><sup>1</sup> Wuhan University, CN; <sup>2</sup> City University of Hong Kong, HK |
| IPs  | IP1-21                                                                                                                                                                                                                                                                                                                                                                                     |
| 1600 | Coffee Break in Exhibition Area                                                                                                                                                                                                                                                                                                                                                            |

### 3.7

## Design Automation of Cyber-Physical Systems

Room 7 1430-1600

Chair: Lei Bu, Nanjing University, CN Co-Chair: Stefano Centomo, University of Verona, IT

The session addresses design techniques for modern cyber-physical systems, e.g., design of the computation/communication platform according to system dynamics, design of variable-delay controllers and, last but not least, assume-guarantee contract optimization.

1430 Exploiting System Dynamics for Resource-Efficient Automotive CPS Design

Speaker: Wanli Chang, University of York, GB Authors: Leslie Maldonado<sup>a</sup>, Wanli Chang<sup>a</sup>, Debayan Roy<sup>a</sup>, Anuradha Annaswamy<sup>a</sup>, Dip Goswami<sup>4</sup> and Samarjit Chakraborty<sup>3</sup> 'MIT, US; 'University of York, GB; <sup>3</sup>TUM, DE; <sup>4</sup>Eindhoven University of Technology, NL

### 1500 Implementation-aware design of image-based control with on-line measurable variable-delay Speaker: Robinson Medina, Eindhoven University of Technology & TNO

Speaker: Robinson Medina, Eindhoven University of Technology & TNO Powertrains, NL Authors: Róbinson Alberto Medina Sánchez, Sander Stuijk, Dip Goswami and Twan Basten, Eindhoven University of Technology, NL

# DATE19

# 25-29 MARCH 2019, FLORENCE, ITALY

### TUESDAY, 26 MARCH 2019

| 1 | 5 | 0 |  |
|---|---|---|--|
|   |   |   |  |

3.8

### Optimizing Assume-Guarantee Contracts for the Design of Cyber-Physical Systems

Speaker: Chanwook Oh, University of Southern California, US Authors: Chanwook Oh<sup>1</sup>, Eunsuk Kang<sup>2</sup>, Shinichi Shiraishi<sup>2</sup> and Pierluigi Nuzzo<sup>1</sup>

<sup>1</sup>University of Southern California, US; <sup>2</sup>Toyota InfoTechnology Center, US

1600 **Coffee Break** in Exhibition Area

### DFG Collaborative Funding Instruments

### Exhibition Theatre 1430-1600

Organiser: Jürgen Teich, Friedrich-Alexander-Universität Erlangen-Nürnberg, DE Moderator: Andreas Raabe, DFG, DE

Collaborative interdisciplinary research is considered of paramount importance today for the achievement of breakthroughs and jumps in technical innovation. In this session, program director Dr. Andreas Raabe introduces which types of collaborative funding instruments are offered by the Deutsche Forschungsgemeinschaft (DFG) in Germany, but also funding opportunities for international cooperations. After an introduction into different funding instruments for short, medium and long term collaborative research, concrete example initiatives in the scope of topics of DATE will be shortly introduced and summarized by representatives with a majority of these initiatives also exhibiting during the conference week.

| 1430 | DFG Collaborative Funding Instruments - An<br>Overview<br>Speaker: Andreas Raabe, DFG, DE                                                                                                            |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1445 | Priority Program: SPP1648 Software for Exascale<br>Computing<br>Speaker: Hans-Joachim Bungartz, TUM, DE                                                                                              |
| 1452 | Priority Program: SPP2037 Scalable Data Management<br>for Future Hardware<br>Speaker: Kai-Uwe Sattler, TU Ilmenau, DE                                                                                |
| 1500 | Research Unit: FOR1800 Controlling Concurrent<br>Change - towards self-aware automotive and space<br>vehicles<br>Speaker: Rolf Ernst, TU Braunschweig, IDA, DE                                       |
| 1507 | Collaborative Research Centre: SFB 901 On-the-fly<br>Computing<br>Speaker: Marco Platzner, Paderborn University, DE                                                                                  |
| 1515 | Collaborative Research Centre: SFB 876 Providing<br>Information by Resource-Constrained Data Analysis<br>Speaker: Jian-Jia Chen, TU Dortmund, DE                                                     |
| 1522 | Transregional Research Centre: TR89 Invasive<br>Computing<br>Speaker: Jürgen Teich, Friedrich-Alexander-Universität Erlangen-<br>Nürnberg, DE                                                        |
| 1530 | Collaborative Research Centre: SFB 912 Highly<br>Adaptive Energy Efficient Computing<br>Speaker: Gerhard Fettweis, Technische Universität Dresden, DE                                                |
| 1537 | Bi-National Research Project: Conquering MPSoC<br>Complexity with Principles of a Self-Aware<br>Information<br>Speaker: Andreas Herkersdorf, TUM, DE<br>Author: Rolf Ernst, TU Braunschweig, IDA, DE |
| 1600 | Coffee Break in Exhibition Area                                                                                                                                                                      |

## **3ps.8** Publisher's Session: How to Publish Your Research Work

Exhibition Theatre 1615-1645

### 1615 Speaker: Charles Glaser, Springer, US

This publisher's session invites all attendees to discuss how and why to publish their research work with Springer Nature. Charles Glaser, Editorial Director for Springer, will present his advice for collaboration in research dissemination. He will be available in this session, as well as the entire exhibition, to discuss the publication of your next book.

### Interactive Presentations

IP1

### Poster Area 1600–1630 supported by Cadence Academic Network

Interactive Presentations run simultaneously during a 30-minute slot. Additionally, each IP paper is briefly introduced in a one-minute presentation in a corresponding regular session.

### IP1-1 Fault Injection on Hidden Registers in a RISC-V Rocket processor and Software Countermeasures

Speaker: Johan Laurent, Univ. Grenoble Alpes, Grenoble INP, LCIS, FR Authors: Johan Laurent<sup>1</sup>, Vincent Beroulle<sup>1</sup>, Christophe Deleuze<sup>1</sup> and Florian Pebay-Peyroula<sup>2</sup>

<sup>3</sup>LCIS - Grenoble Institute of Technology - Univ. Grenoble Alpes, FR; <sup>2</sup>CEA-Leti, FR

### IP1-2 Methodology for EM Fault Injection: Charge-based Fault Model

Speaker: Haohao Liao, University of Waterloo, CA Authors: Haohao Liao and Catherine Gebotys, University of Waterloo, CA

### IP1-3 Securing Cryptographic Circuits by Exploiting Implementation Diversity and Partial Reconfiguration on FPGAs

Speaker: Benjamin Hettwer, Robert Bosch GmbH, DE Authors: Benjamin Hettwer<sup>1</sup>, Johannes Petersen<sup>2</sup>, Stefan Gehrer<sup>1</sup>, Heike Neumann<sup>2</sup> and Tim Güneysu<sup>3</sup> <sup>1</sup>Robert Bosch GmbH, Corporate Sector Research, DE; <sup>2</sup>Hamburg University of Applied Sciences, DE; <sup>3</sup>Horst Görtz Institute for IT Security, Ruhr-University Bochum, DE

### IP1-4 STT-ANGIE: Asynchronous True Random Number Generator Using STT-MTJ

Speaker: Ben Perach, Faculty of Electrical Engineering, Technion - Israel Institute of Technology, IL

Authors: Ben Perach and Shahar Kvatinsky, Technion, IL

### IP1-5 Adaptive Transient Leakage-Aware Linearised Model for Thermal Analysis of 3-D ICs

Speaker: Milan Mihajlovic, University of Manchester, GB Authors: Chao Zhang, Milan Mihajlovic and Vasilis Pavlidis, The University of Manchester, GB

### IP1-6 FastCool: Leakage Aware Dynamic Thermal Management of 3D Memories

Speaker: Lokesh Siddhu, IIT Delhi, IN Authors: Lokesh Siddhu and Preeti Ranjan Panda, Indian Institute of Technology, Delhi, IN

### IP1-7 On the use of causal feature selection in the context of machine-learning indirect test Speaker: Manuel Barragán, TIMA laboraory, FR

Speaker: Manuel Barragan, IIMA Iaboraory, FR Authors: Manuel Barragán<sup>1</sup>, Gildas Leger<sup>2</sup>, Florent Cilici<sup>1</sup>, Estelle Lauga-Larroze<sup>3</sup>, Sylvain Bourdel<sup>3</sup> and Salvador Mir<sup>4</sup> <sup>3</sup>TIMA Laboratory, FR; <sup>2</sup>Instituto de Microelectronica de Sevilla, IMSE-CNM, (CSIC – Universidad de Sevilla), ES; <sup>3</sup>RFICLab, FR

| IP1-8  | Accuracy and Compactness in Decision Diagrams for<br>Quantum Computation<br>Speaker: Alwin Zulehner, Johannes Kepler University Linz, AT<br>Authors: Alwin Zulehner <sup>4</sup> , Philipp Niemann <sup>2</sup> , Rolf Drechsler <sup>3</sup> and Robert<br>Wille <sup>4</sup><br>Johannes Kepler University Linz, AT; <sup>2</sup> Cyber-Physical Systems, DFKI                                                                                                                                                                                                      |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | GmbH, DE; <sup>3</sup> University of Bremen, DE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| IP1-9  | One Method - All Error-Metrics: A Three-Stage<br>Approach for Error-Metric Evaluation in Approximate<br>Speaker: Saman Fröhlich, University of Bremen/DFKI GmbH, DE<br>Authors: Saman Fröhlich <sup>a</sup> , Daniel Grosse <sup>a</sup> and Rolf Drechsler <sup>a</sup><br><sup>1</sup> University of Bremen/DFKI GmbH, DE; <sup>3</sup> University of Bremen, DE                                                                                                                                                                                                    |
| IP1-10 | Reversible Pebbling Game for Quantum Memory<br>Management<br>Speaker: Giulia Meuli, EPFL, CH<br>Authors: Giulia Meuli <sup>a</sup> , Mathias Soeken <sup>a</sup> , Martin Roetteler <sup>a</sup> , Nikolaj<br>Bjorner <sup>a</sup> and Giovanni De Micheli <sup>a</sup><br><sup>4</sup> EPFL, CH; <sup>a</sup> Microsoft, US                                                                                                                                                                                                                                          |
| IP1-11 | TypeCNN: CNN Development Framework With<br>Flexible Data Types<br>Speaker: Lukas Sekanina, Brno University of Technology, CZ<br>Authors: Petr Rek and Lukas Sekanina, Brno University of Technology, CZ                                                                                                                                                                                                                                                                                                                                                               |
| IP1-12 | Guaranteed Compression Rate for Activations in CNNs<br>using a Frequency Pruning Approach<br>Speaker: Sebatian Vogel, Robert Bosch GmbH, DE<br>Authors: Sebastian Vogel <sup>1</sup> , Christoph Schorn <sup>1</sup> , Andre Guntoro <sup>1</sup> and Gerd<br>Ascheid <sup>1</sup><br>*Robert Bosch GmbH, DE; <sup>2</sup> RWTH Aachen University, DE                                                                                                                                                                                                                 |
| IP1-13 | Runtime Monitoring Neuron Activation Patterns<br>Speaker: Chih-Hong Cheng, fortiss, DE<br>Authors: Chih-Hong Cheng <sup>4</sup> , Georg Nührenberg <sup>4</sup> and Hirotoshi Yasuoka <sup>2</sup><br>'fortiss - Landesforschungsinstitut des Freistaats Bayern, DE; <sup>2</sup> DENSO<br>Corporation, JP                                                                                                                                                                                                                                                            |
| IP1-14 | Chip Health Tracking Using Dynamic In-Situ Delay<br>Monitoring<br>Speaker: Hadi Ahmadi Balef, Eindhoven University of Technology, NL<br>Authors: Hadi Ahmadi Balef, Kees Goossens and José Pineda de Gyvez,<br>Eindhoven University of Technology, NL                                                                                                                                                                                                                                                                                                                 |
| IP1-15 | PCFI: Program Counter Guided Fault Injection for<br>Accelerating GPU Reliability Assessment<br>Speaker: Fritz Previlon, Northeastern University, US<br>Authors: Fritz Previlon, Charu Kalra, Devesh Tiwari and David Kaeli,<br>Northeastern University, US                                                                                                                                                                                                                                                                                                            |
| IP1-16 | Characterizing the Reliability and Threshold Voltage<br>Shifting of 3D Charge Trap NAND Flash<br>Speaker: Weihua Liu, Huazhong University of Science and Technology,<br>CN<br>Authors: Weihua Liu <sup>4</sup> , Fei Wu <sup>4</sup> , Meng Zhang <sup>4</sup> , Yifei Wang <sup>4</sup> , Zhonghai Lu <sup>2</sup> ,<br>Xiangfeng Lu <sup>3</sup> and Changsheng Xie <sup>4</sup><br><sup>4</sup> Huazhong University of Science and Technology, CN; <sup>4</sup> KTH Royal Insti-<br>tute of Technology, SE; <sup>3</sup> Beijing Memblaze Technology Co., Ltd., CN |
| IP1-17 | Hidden Delay Fault Sensor for Test, Reliability and<br>Security<br>Speaker: Giorgio Di Natale, CNRS - TIMA, FR<br>Authors: Giorgio Di Natale <sup>1</sup> , Elena Ioana Vatajelu <sup>2</sup> , Kalpana Senthamarai<br>Kannan <sup>2</sup> and Lorena Anghel <sup>3</sup><br><sup>1</sup> LIRMM, FR; <sup>2</sup> TIMA, FR; <sup>3</sup> Grenoble-Alpes University, FR                                                                                                                                                                                                |
| IP1-18 | <b>Effect of Device Variation on mapping Binary Neural</b><br><b>Network to Memristor Crossbar Array</b><br>Speaker: Wooseok Yi, POSTECH, KR<br>Authors: Wooseok Yi, Yulhwa Kim and Jae-Joon Kim, Pohang University<br>of Science and Technology, KR                                                                                                                                                                                                                                                                                                                  |

| IP1-19 | Accurate Wirelength Prediction for Placement-Aware<br>Synthesis through Machine Learning<br>Speaker: Daijoon Hyun, KAIST, KR<br>Authors: Daijoon Hyun, Yuepeng Fan and Youngsoo Shin, KAIST, KR                                                                                                                                                                                                                                                              |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IP1-20 | A Mixed-Height Standard Cell Placement Flow for<br>Digital Circuit Blocks<br>Speaker: Yi-Cheng Zhao, National Tsing Hua University, TW<br>Authors: Yi-Cheng Zhao <sup>*</sup> , Yu-Chieh Lin <sup>*</sup> , Ting-Chi Wang <sup>*</sup> , Ting-Hsiung<br>Wang <sup>*</sup> , Yun-Ru Wu <sup>*</sup> , Hsin-Chang Lin <sup>*</sup> and Shu-Yi Kao <sup>*</sup><br><sup>4</sup> National Tsing Hua University, TW; <sup>*</sup> Realtek Semiconductor Corp., TW |
| IP1-21 | Aggressive Memory Speculation in HW/SW Co-<br>Designed Machines<br>Speaker: Simon Rokicki, INRIA, FR<br>Authors: Simon Rokicki, Erven Rohou and Steven Derrien, IRISA, Rennes, FR                                                                                                                                                                                                                                                                            |

### **Executive Session: The Future of Test**

### Room 1 1700-1830

Chair: Subhasish Mitra, Stanford University, US

This session titled "The Future of Test" explores various aspects of test: from traditional manufacturing test, to its role in addressing yield and reliability at advanced technology nodes, all the way to the design and test of quantum computers. The role of testing beyond manufacturing (e.g., in system validation and security) will also be explored.

| 1700 | Yield and Reliability Challenges and Solutions at 7nm<br>and Below<br>Speaker and Author: Andrzej Strojwas, Carnegie Mellon University and<br>PDF Solutions, US |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1730 | Three possible alternate realities for the future of test<br>Speaker and Author: Jeff Rearick, AMD, US                                                          |
| 1800 | What about the Design and Test of Quantum<br>Computers?<br>Speaker and Author: Leon Stok, IBM, US                                                               |
| 1830 | Exhibition Reception in Exhibition Area<br>supported by Destination Florence Convention and Visitors Bureau                                                     |

4.2

4.1

### **Reconfigurable Architecture and Tools**

### Room 2 1700-1830

Chair: Smail Niar, Université Polytechnique Hauts-de-France, FR Co-Chair: Lars Bauer, Karlsruhe Institute of Technology, DE

This session presents three papers that improved application mapping onto coarse-grained reconfigurable arrays, thermal aware application mapping for FPGAs, and hardware security coprocessor for reconfigurable CPUs, along with two interactive presentations that introduce novel hardware accelerator interfaces to multi-core CPUs and approximate arithmetic components.

# DATE19

4.3

### K N N N N

### TUESDAY, 26 MARCH 2019

| 1700 | Context-memory Aware Mapping for Energy Efficient<br>Acceleration with CGRAs<br>Speaker: Satyajit Das, Univ. Bretagne-Sud, CNRS UMR 6285, Lab-STICC, FR<br>Authors: Satyajit Das, Kevin Martin and Philippe Coussy, Université de<br>Bretagne-Sud, FR |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1730 | Thermal-Aware Design and Flow for FPGA                                                                                                                                                                                                                |
|      | Performance Improvement<br>Speaker: Tajana Rosing, University of California, San Diego, US<br>Authors: Behnam Khaleghi and Tajana Rosing, University of California,<br>San Diego, US                                                                  |
| 1800 | FIXER: Flow Integrity Extensions for Embedded RISC-V<br>Speaker: Swaroop Ghosh, The Pennsylvania State University, US<br>Authors: Asmit De, Aditya Basu, Swaroop Ghosh and Trent Jaeger, Penn-<br>sylvania State University, US                       |
| IPs  | IP2-1, IP2-2                                                                                                                                                                                                                                          |
| 1830 | Exhibition Reception in Exhibition Area                                                                                                                                                                                                               |

supported by Destination Florence Convention and Visitors Bureau

### Improving test generation and coverage

### Room 3 1700-1830

Chair: Jaan Raik, Tallinn University of Technology, EE Co-Chair: Sara Vinco, Polytechnic of Turin, IT

This session targets improving coverage from different perspectives, to activate multiple targets with concolic testing, to improve functional coverage metrics for instruction set simulators, and to achieve path coverage in SystemC-AMS. Three IPs complete the session covering optimizations for system verification and design.

| 1700 | Automated Activation of Multiple Targets in RTL<br>Models using Concolic Testing<br>Speaker: Prabhat Mishra, University of Florida, US<br>Authors: Yangdi Lyu, Alif Ahmed and Prabhat Mishra, University of<br>Florida, US        |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1730 | Verifying Instruction Set Simulators using Coverage-<br>guided Fuzzing<br>Speaker: Vladimir Herdt, University of Bremen, DE<br>Authors: Vladimir Herdt, Daniel Grosse, Hoang M. Le and Rolf Drechsler<br>University of Bremen, DE |
| 1800 | Data Flow Testing for SystemC-AMS Timed Data Flow<br>Models<br>Speaker: Muhammad Hassan, DFKI GmbH, DE<br>Authors: Muhammad Hassan, Daniel Grosse, Hoang M. Le and Rolf<br>Drechsler, University of Bremen, DE                    |
| IPs  | IP2-3, IP2-4, IP2-5                                                                                                                                                                                                               |
| 1830 | Exhibition Reception in Exhibition Area                                                                                                                                                                                           |

### supported by Destination Florence Convention and Visitors Bureau

## 4.4

# Digital processing with emerging memory technologies

### Room 4 1700-1830

Chair: Shahar Kvatinsky, Technion, IL Co-Chair: Elena-Ioana Vataleju, TIMA, FR

This session looks at how emerging memory technologies improve the processing in digital systems for applications like processing-in-memory, graph processing, Binary Neural Networks and nonvolatile processors.

Г П

| 1700 | SAID: A Supergate-Aided Logic Synthesis Flow for<br>Memristive Crossbars<br>Speaker: Roberto Giorgio Rizzo, Politecnico di Torino, IT<br>Authors: Valerio Tenace <sup>3</sup> , Roberto Giorgio Rizzo <sup>3</sup> , Debiyoti Bhattachar-<br>jee <sup>3</sup> , Anupam Chattopadhyay <sup>3</sup> and Andrea Calimera <sup>4</sup><br><sup>3</sup> Politecnico di Torino, IT; <sup>3</sup> Nanyang Technological University, SG                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1730 | GraphS: A Graph Processing Accelerator Leveraging<br>SOT-MRAM<br>Speaker: Deliang Fan, University of Central Florida, US<br>Authors: Shaahin Angizi, Jiao Sun, Wei Zhang and Deliang Fan, Univer-<br>sity of Central Florida, US                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1800 | CORN: In-Buffer Computing for Binary Neural<br>Network                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      | Speaker: Liang Chang, Beihang University, CN<br>Authors: Liang Chang <sup>4</sup> , Xin Ma <sup>2</sup> , Zhaohao Wang <sup>4</sup> , Youguang Zhang <sup>4</sup> ,<br>Weisheng Zhao <sup>4</sup> and Yuan Xie <sup>4</sup><br><sup>4</sup> Beihang University, CN; <sup>2</sup> University of California, Santa Barbara, US                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1815 | An Energy Efficient Non-Volatile Flip-Flop based on<br>CoMET Technology<br>Speaker: Robert Perricone, University of Notre Dame, US<br>Authors: Robert Perricone <sup>4</sup> , Zhaoxin Liang <sup>5</sup> , Meghna Mankalale <sup>2</sup> , Michael<br>Niemier <sup>1</sup> , Sachin S. Sapatnekar <sup>2</sup> , Jian-Ping Wang <sup>2</sup> and X, Sharon Hu <sup>3</sup><br><sup>1</sup> University of Notre Dame, US; <sup>2</sup> University of Minnesota, US                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1830 | <b>Exhibition Reception</b> in Exhibition Area supported by Destination Florence Convention and Visitors Bureau                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4.5  | Hardware Trojans and Split Manufacturing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 4.5  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4.5  | Hardware Trojans and Split Manufacturing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 4.5  | Hardware Trojans and Split Manufacturing<br>Room 5 1700-1830<br>Chair: Nele Mentens, KU Leuven, BE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 4.5  | Hardware Trojans and Split Manufacturing<br>Room 5 1700–1830<br>Chair: Nele Mentens, KU Leuven, BE<br>Co-Chair: Giorgio Di Natale, TIMA, FR<br>This session elaborates on Hardware Trojans, which are an emerging<br>threat to the security of hardware-software systems. Furthermore, it dis-<br>cusses split manufacturing as a technique to strengthen the security of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      | Hardware Trojans and Split Manufacturing<br>Room 5 1700–1830<br>Chair: Nele Mentens, KU Leuven, BE<br>Co-Chair: Giorgio Di Natale, TIMA, FR<br>This session elaborates on Hardware Trojans, which are an emerging<br>threat to the security of hardware-software systems. Furthermore, it dis-<br>cusses split manufacturing as a technique to strengthen the security of<br>semiconductor supply chains.<br>Hardware Trojan in Emerging Non-Volatile Memories<br>Speaker: Swaroop Ghosh, The Pennsylvania State University, US<br>Authors: Mohammad Nasim Imtiaz Khan, Karthikeyan Nagarajan and                                                                                                                                                                                                                                                                                 |
| 1700 | Hardware Trojans and Split Manufacturing<br>Room 5 1700-1830<br>Chair: Nele Mentens, KU Leuven, BE<br>Co-Chair: Giorgio Di Natale, TIMA, FR<br>This session elaborates on Hardware Trojans, which are an emerging<br>threat to the security of hardware-software systems. Furthermore, it dis-<br>cusses split manufacturing as a technique to strengthen the security of<br>semiconductor supply chains.<br>Hardware Trojan in Emerging Non-Volatile Memories<br>Speaker: Swaroop Ghosh, The Pennsylvania State University, US<br>Authors: Nohammad Nasim Inttiaz Khan, Karthikeyan Nagarajan and<br>Swaroop Ghosh, Pennsylvania State University, US<br>Evaluating Assertion Set Completeness to Expose<br>Hardware Trojans and Verification Blindspots<br>Speaker: Nicole Fern, University of California Santa Barbara, US<br>Authors: Nicole Fern' and Tim Cheng <sup>2</sup> |

1830 **Exhibition Reception** in Exhibition Area supported by Destination Florence Convention and Visitors Bureau

# 25-29 MARCH 2019, FLORENCE, ITALY

### TUESDAY, 26 MARCH 2019

### Smart Communication Solutions for Automotive Systems

### Room 6 1700-1830

Chair: Dirk Ziegenbein, Robert Bosch GmbH, DE Co-Chair: Selma Saidi, Hamburg University of Technology, DE

In this session, three approaches to smart communication in automotive systems design are presented. The first paper optimizes end-to-end latencies for time-sensitive networks with frame preemption. The second paper introduces a consensus scheme for vehicle platoon maneuvers. The third paper presents a decentralized approach to non-neighbor charge balancing in battery packs.

### 1700 **Design Optimization of Frame Preemption in Real-Time Switched Ethernet** Speaker: Taeju Park, University of Michigan, US Authors: Taeju Park<sup>1</sup>, Soheil Samii<sup>2</sup> and Kang Shin<sup>1</sup> <sup>1</sup>University of Michigan, US; <sup>2</sup>General Motors Research & Development, US 1730 CUBA: Chained Unanimous Byzantine Agreement for **Decentralized Platoon Management** Speaker: Emanuel Regnath, TUM, DE Authors: Emanuel Regnath and Sebastian Steinhorst, TUM, DE 1800 **Decentralized Non-Neighbor Active Charge Balancing** in Large Battery Packs Speaker: Alexander Lamprecht, TUM CREATE, SG Authors: Alexander Lamprecht<sup>1</sup>, Martin Baumann<sup>2</sup>, Tobias Massier<sup>1</sup> and Sebastian Steinhorst<sup>2</sup> <sup>1</sup>TUM CREATE, SG; <sup>2</sup>TUM, DE IPs IP2-7, IP2-8 1830 Exhibition Reception in Exhibition Area

Exhibition Reception in Exhibition Area supported by Destination Florence Convention and Visitors Bureau

4.7

## Energy and power efficiency in GPU-based systems

### Room 7 1700-1830

Chair: Muhammad Shafique, TU Wien, AT Co-Chair: William Fornaciari, Politecnico di Milano, IT

This session presents three papers, two on energy efficiency for GPUbased systems and one about exploring performance and accuracy tradeoffs when using GPUs for SNN modeling. The first paper presents an online thermal and energy management mechanism for CPU-GPU system enabled by efficient thread partitioning, mapping, and respective models. The second paper identifies choke points in GPUs and boost the choke point induced critical warps for achieving high energy efficiency. The third paper presents a GPU-accelerated SNN simulator that introduces stochasticity in STDP and capability of performing low-precision simulation.

### 1700 **TEEM: Online Thermal- and Energy-Efficiency Management on CPU-GPU MPSoCs** Speaker: Amit Kumar Singh, University of Essex, GB Authors: Samuel Isuwa, Somdip Dey, Amit Kumar Singh and Klaus McDonald-Maier, University of Essex, GB

### 1730 Predicting Critical Warps in Near-Threshold GPGPU Applications using a Dynamic Choke Point Analysis Speaker: Sourav Sanyal, Utah State University, US

Authors: Sourav Sanyal, Prabal Basu, Aatreyi Bal, Sanghamitra Roy and Koushik Chakraborty, Utah State University, US

<sup>4.6</sup> 

# δ

### TUESDAY, 26 MARCH 2019

| 1800 | Fast and Low-Precision Learning in GPU-Accelerated<br>Spiking Neural Network<br>Speaker: Xueyuan She, Georgia Institute of Technology, US<br>Authors: Xueyuan She, Yun Long and Saibal Mukhopadhyay, Georgia<br>Institute of Technology, US |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1830 | Exhibition Reception in Exhibition Area supported by Destination Florence Convention and Visitors Bureau                                                                                                                                    |

### Embedded Tutorial: Paving the Way for Very Large Scale Integration of Superconductive Electronics

Exhibition Theatre 1700-1830

Organisers: Jamil Kawa, Synopsys, US Massoud Pedram, USC, US

4.8

Chair: Jamil Kawa, Synopsys, US

Superconductive electronics (SCE) based on single flux quantum (SFQ) family of logic cells has appeared as a potent and within-reach "beyond-CMOS" technology. With proven switching speeds in 100's of GHz and energy dissipation approaching 10^(-19) Joules per transition (and lower for the adiabatic family), it is one of the most promising post-CMOS technologies that can break the current performance limit of 4 or so GHz CMOS processors, delivering a 30GHz single-threaded performance for a SCE processor. The state-of-the-art in terms of libraries, simulation and analysis, compact modeling, synthesis, physical design of SFQ-based logic is far behind that of CMOS, with semi-manual design of 16-bit SFO adders, simple filters and ADCs, and bit-serial processors defining the state-of-the-art. To fulfill the potential of SCE logic families, it is essential that design methodologies and tools are developed to enable fully automated design of SCE VLSI circuits and processors on chip. The ac- and dcbiased SFQ logic families (such as RSFQ, ERSFQ, and AQFP) are, however, fundamentally different from CMOS logic families, for example, in terms of their reliance on two-terminal Josephson junctions with complex voltage-current (current-phase) behavior, cryogenic operation, pulsebased signaling, prevalence of inductors as key passive element, clocked nature of most logic cells and need for path balancing, limited fanout count of typically 2 or 3, use of biasing currents as the power source, etc. This tutorial aims at introducing the SCE SFQ technology starting from JJ device modeling and simulation to compact modeling of logic cells and superconductive transmission lines, to specialized logic synthesis, clock tree synthesis, bias distribution, and place&route engines.

| 1700 | Physics-based modeling and device simulation of<br>Josephson Junctions<br>Author: Pooya Jannaty, Synopsys, US                                                                    |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1730 | Architectures, synthesis flow, and place & route<br>engine for DC-biased SFQ logic circuits<br>Author: Massoud Pedram, USC, US                                                   |
| 1800 | Library design and design tools for adiabatic<br>quantum-flux-parametron logic circuits (AC-biased<br>SFQ logic)<br>Author: Nobuyuki Yoshikawa, Yokohama National University, JP |
| 1830 | Exhibition Reception in Exhibition Area                                                                                                                                          |

supported by Destination Florence Convention and Visitors Bureau

# 25-29 MARCH 2019, FLORENCE, ITALY

### WEDNESDAY, 27 MARCH 2019

### 5.1

### Special Day on "Embedded Meets Hyperscale and HPC" Session: Heterogeneous Computing in the Datacenter and in HPC

Room 1 0830-1000

Chair: Christian Plessl, Paderborn University, DE Co-Chair: Christoph Hagleitner, IBM Research, CH

Heterogeneous computing systems with accelerators are claiming the top ranks in the TOP500 list of the largest HPC computing systems and find increasing adoption in hyperscale cloud datacenters. Accelerators offer performance and efficiency gains despite the diminishing returns from traditional technology scaling. The talks in this session will set the stage for this special day and analyze the value proposition of accelerators for traditional and emerging workloads. An overview of this vibrant environment will be followed by more detailed presentations on systems using GPUs and FPGAs

### 0830 Silicon Heterogeneity in the Cloud Speaker and Author: Babak Falsafi, EPFL, CH

0830 GPU accelerated computing in HPC and in the data center

Speaker and Author: Peter Messmer, NVidia, US

- 0900 Heterogeneous Compute Architectures for Deep Learning in the Cloud Speaker and Author: Ken O'Brien, Xilinx Research, IE
- 1000 Coffee Break in Exhibition Area
- 5.2

### Improving Formal Verification and Applications to GPUs and High-Level Synthesis

### Room 2 0830-1000

Chair: Alessandro Cimatti, Fondazione Bruno Kessler, IT Co-Chair: Gianpiero Cabodi, Politecnico di Torino, IT

The session includes three technical and three application papers. The technical papers aim at improving and evaluating advanced model checking engines, and combining algebraic reasoning and SAT. The application papers show how formal verification is used for the correctness of GPU assembly programs, equivalence checking for high-level synthesis, and assessing failure rates of CMOS.

### 0830 fbPDR: In-depth combination of forward and backward analysis in Property Directed Reachability

- Speaker: Tobias Seufert, University of Freiburg, DE Authors: Tobias Seufert and Christoph Scholl, University Freiburg, DE
- 0900 High Coverage Concolic Equivalence Checking Speaker: Sagar Chaki, Mentor, US Authors: Pritam Roy, Sagar Chaki and Pankaj Chauhan, Mentor, US
- 0930 **Bosphorus: Bridging ANF and CNF Solvers** Speaker: Mate Soos, National University of Singapore, SG Authors: Davin Choo<sup>1</sup>, Mate Soos<sup>2</sup>, Kian Ming A. Chai<sup>1</sup> and Kuldeep S Meel<sup>2</sup> <sup>1</sup>DSO National Laboratories, SG; <sup>2</sup>National University of Singapore, SG
- 0945 CUDA au Coq: A Framework for Machine-validating GPU Assembly Programs Speaker: Benjamin Ferrell, University Texas at Dallas, US Authors: Benjamin Ferrell, Jun Duan and Kevin Hamlen, University of

Authors: Benjamin Ferrell, Jun Duan and Kevin Hamlen, University of Texas at Dallas, US

WED

| IPs  | IP2-9, IP2-10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1000 | Coffee Break in Exhibition Area                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5.3  | EU Projects                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      | Room 3 0830-1000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|      | Chair: Martin Schoeberl, Technical University of Denmark, DK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0830 | AXIOM: A Scalable, Efficient and Reconfigurable<br>Embedded Platform<br>Speaker: Roberto Giorgi, University of Siena, IT<br>Authors: Roberto Giorgi, Marco Procaccini and Farnam Khalili, University<br>of Siena, IT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0900 | Applications of Computation-In-Memory<br>Architectures based on Memristive Devices<br>Speaker: Said Hamdioui, Delft University of Technology, NL<br>Authors: Said Hamdioui <sup>1</sup> , Abu Sebastian <sup>2</sup> , Shidhartha Das <sup>3</sup> , Geethan<br>Karunaratne <sup>4</sup> , Hoang Anh Du Nguyen <sup>1</sup> , Manuel Le Gallo <sup>3</sup> , Siebren<br>Schaafsma <sup>5</sup> , Abbas Rahimi <sup>4</sup> , Mottaqiallah Taouil <sup>1</sup> , Francky Catthoor <sup>4</sup> ,<br>Luca Benini <sup>4</sup> , Sandeep Pande <sup>3</sup> and Fernando G. Redondo <sup>3</sup><br><sup>1</sup> Delft University of Technology, NL; <sup>3</sup> IBM, CH; <sup>3</sup> ARM Ltd., GB; <sup>4</sup> ETHZ, CH;<br><sup>3</sup> IMEC, NL; <sup>4</sup> IMEC, BE                                                                                                                                    |
| 0915 | Chip-to-Cloud: an Autonomous and Energy Efficient<br>Platform for Smart Vision Applications<br>Speaker: Simone Ciccia, Istituto Superiore Mario Boella (ISMB), IT<br>Authors: Alberto Scionti, Simone Ciccia, Olivier Terzo and Giorgio Gior-<br>danengo, Istituto Superiore Mario Boella, IT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0930 | On the Use of Hackathons to Enhance Collaboration in<br>Large Collaborative Projects - A Preliminary Case Study<br>of the MegaM@Rtz EU Project -<br>Speaker: Gunnar Widforss, Mälardalen University, SE<br>Authors: Andrey Sadovykh <sup>2</sup> , Dragos Truscan <sup>2</sup> , Pierluigi Pierini <sup>3</sup> , Gunnar<br>Widforss <sup>4</sup> , Adnan Ashraf <sup>2</sup> , Hugo Bruneliere <sup>3</sup> , Pavel Smrz <sup>4</sup> , Alessandra<br>Bagnato <sup>7</sup> , Wasif Afzal <sup>4</sup> and Alexandra Espinosa Hortelano <sup>4</sup><br><sup>1</sup> SOFTEAM; Innopolis University, FR; <sup>3</sup> Abo Akademi, FI; <sup>3</sup> Intecs S.p.A., IT;<br><sup>4</sup> Maelardalens Hoegskola, SE; <sup>3</sup> Association pour la Recherche et le Dével-<br>oppement des Méthodes et Processus Industriels, FR; <sup>6</sup> Brno University of<br>Technology, CZ; <sup>3</sup> SOFTEAM, FR |
| 0945 | Realization of Four-Terminal Switching Lattices:<br>Technology Development and Circuit Modeling<br>Speaker: Mustafa Altun, Istanbul Technical University, TR<br>Authors: Serzat Safaltin <sup>+</sup> , Oguz Gencer <sup>+</sup> , M. Ceylan Morgul <sup>+</sup> , Levent Ak-<br>soy <sup>+</sup> , Sebahattin Gurmen <sup>+</sup> , Csaba Andras Moritz <sup>2</sup> and Mustafa Altun <sup>±</sup><br><sup>4</sup> Istanbul Technical University, TR; <sup>2</sup> University of Massachusetts, Am-<br>herst, US                                                                                                                                                                                                                                                                                                                                                                                           |
| IPs  | IP2-11, IP2-12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

Coffee Break in Exhibition Area 1000

| 5.4  | Emerging technologies for better NoCs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | Room 4 0830-1000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      | Chair: Davide Bertozzi, Università di Ferrara, IT<br>Co-Chair: Gilles Sassatelli, LIRMM CNRS / University of Montpellier, FR                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|      | This section discusses emerging technologies such as Photonics and ReRam applied to NoCs to enhance functional and non-functional systems parameters. The first paper presents a flexible communication fabric for chiplets ensuring near-100% chip assembly yield. The second paper addresses the energy minimization problem in photonic NoCs by adaptively switching on and off the lasers still accounting for the thermal sensitivity of optical devices. The third paper proposes a NoC-based architecture for training CNNs using ReRAMs for in-memory computing to maximize energy efficiency. |
| 0830 | SiPterposer: A Fault-Tolerant Substrate for Flexible<br>System-in-Package Design<br>Speaker: Pete Ehrett, University of Michigan, US                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|      | Authors: Pete Ehrett, Todd Austin and Valeria Bertacco, University of<br>Michigan, US                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0900 | WAVES: Wavelength Selection for Power-Efficient                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      | 2.5D-Integrated Photonic NoCs<br>Speaker: Aditya Narayan, Boston University, US<br>Authors: Aditya Narayan <sup>1</sup> , Yvain Thonnart <sup>2</sup> , Pascal Vivet <sup>2</sup> , César Fuguet<br>Tortolero <sup>2</sup> and Ayse Kivilcim Coskun <sup>1</sup><br><sup>1</sup> Boston University, US; <sup>2</sup> Univ. Grenoble Alpes, CEA-LETI, FR                                                                                                                                                                                                                                                |
| 0930 | <b>REGENT: A Heterogeneous ReRAM/GPU-based</b><br><b>Architecture Enabled by NoC for Training CNNs</b><br>Speaker: Biresh Joardar, Washington State University, US<br>Authors: Biresh Joardar <sup>3</sup> , Bing Li <sup>3</sup> , Jana Doppa <sup>3</sup> , Hai (Helen) Li <sup>2</sup> , Partha<br>Pratim Pande <sup>4</sup> and Krishnendu Chakrabarty <sup>2</sup><br><sup>4</sup> Washington State University, US; <sup>2</sup> Duke University, US                                                                                                                                              |
| IPs  | IP2-13, IP2-14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1000 | Coffee Break in Exhibition Area                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 5.5  | Hardware Obfuscation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|      | Room 5 0830-1000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      | Chair: Francesco Regazzoni, ALARI-USI, CH<br>Co-Chair: Daniel Grosse, University of Bremen, DE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      | Obfuscation is becoming a popular technique to protect IPs and designs.<br>This session reports the last advances in protection based on obfuscation<br>and on methodology for attacking them.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0830 | Design Obfuscation through Selective Post-Fabrication<br>Transistor-Level Programming<br>Speaker: Yiorgos Makris, The University of Texas at Dallas, US<br>Authors: Mustafa Shihab, Jingxiang Tian, Gaurav Rajavendra Reddy, Bo<br>Hu, William Swartz Ir., Benjamin Carrion Schaefer, Carl Sechen and Yior-<br>gos Makris, The University of Texas at Dallas, US                                                                                                                                                                                                                                       |
| 0900 | KC2: Key-Condition Crunching for Fast Sequential<br>Circuit Deobfuscation<br>Speaker: Yier Jin, University of Florida, US<br>Authors: Kaveh Shamsi <sup>a</sup> , Meng Li <sup>2</sup> , David Z. Pan <sup>2</sup> and Yier Jin <sup>4</sup><br><sup>4</sup> University of Florida, US; <sup>2</sup> University of Texas, Austin, US                                                                                                                                                                                                                                                                   |
| 0930 | Piercing Logic Locking Keys through Redundancy<br>Identification<br>Speaker: Alex Orailoglu, University of California, San Diego, US<br>Authors: Leon Li and Alex Orailoglu, UC San Diego, US                                                                                                                                                                                                                                                                                                                                                                                                          |

### IPs IP2-15, IP2-16

5.6

1000 **Coffee Break** in Exhibition Area

### Energy efficiency in IoT – Edge to Cloud

### Room 6 0830-1000

Chair: Semeen Rehman, TU Wien, AT Co-Chair: Baris Aksanli, San Diego State University, US

This session includes three papers discussing energy efficiency in the IoT device hierarchy. The first paper shows an energy-aware checkpointing mechanism for devices capable of energy harvesting. The second paper builds an energy-efficient, hardware-supported synchronization mechanism for ultra-low-power devices. The third paper implements energy-efficient video transcoding for cloud servers. The session also features an IP paper, that proposes a software/hardware co-design of a digital baseband processor for the IoT applications.

| 0830 | FlexiCheck: An Adaptive Checkpointing Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | for Energy Harvesting Devices<br>Speaker: Priyanka Singla, IIT Delhi, IN<br>Authors: Priyanka Singla, Shubhankar Suman Singh and Smruti R. Sa-<br>rangi, IIT Delhi, IN                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0900 | Hardware-Accelerated Energy-Efficient<br>Synchronization and Communication for Ultra-Low-<br>Power Tightly Coupled Clusters<br>Speaker: Florian Glaser, ETH Zurich, CH<br>Authors: Florian Glaser <sup>4</sup> , Germain Haugou <sup>4</sup> , Davide Rossi <sup>2</sup> , Qiuting<br>Huang <sup>4</sup> and Luca Benini <sup>4</sup><br><sup>1</sup> ETH Zürich, CH; <sup>2</sup> Università di Bologna, IT                                                                                                                                                                                    |
| 0930 | MAMUT: Multi-Agent Reinforcement Learning for<br>Efficient Real-Time Multi-User Video Transcoding<br>Speaker: Luis Costero, Universidad Complutense de Madrid, ES<br>Authors: Luis Costero <sup>1</sup> , Arman Iranfar <sup>2</sup> , Marina Zapater <sup>3</sup> , Francisco D. Igual <sup>3</sup> ,<br>Katzalin Olcoz <sup>1</sup> and David Atienza <sup>2</sup><br><sup>1</sup> Dpto. de Arquitectura de computadores y Automática. Universidad<br>Complutense de Madrid, ES; <sup>2</sup> Embedded Systems Laboratory (ESL), Swiss<br>Federal Institute of Technology Lausanne (EPFL), CH |
| IPs  | IP2-17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

1000 Coffee Break in Exhibition Area

### Data-driven Acceleration

### Room 7 0830-1000

Chair: Anca Molnos, CEA-Leti, FR Co-Chair: Borzoo Bonakdarpour, Iowa State University, US

This session presents accelerated computing paradigms guided by application-data criticality. The first paper presents a compiler for processing-in-memory (PIM) architectures. The second paper proposes a novel kernel tilling approach to reduce access to L2 cache. The third paper introduces data subsetting to reduce memory traffic for approximate computing platforms. The IPs deal with the RISC5 extensions for low-precision floating-point operations and GPU-based predictable execution.

5.7

### WEDNESDAY, 27 MARCH 2019

| 0830 | A compiler for Automatic Selection of Suitable                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | Processing-in-Memory Instructions<br>Speaker: Luigi Carro, UFRGS - Federal University of Rio Grande do Sul, BR<br>Authors: Hameeza Ahmed <sup>1</sup> , Paulo Cesar Santos <sup>2</sup> , Joao Paulo Lima <sup>2</sup> , Rafael<br>F. de Moura <sup>2</sup> , Marco Antonio Zanata Alves <sup>2</sup> , Antonio Carlos Schneider<br>Beck <sup>2</sup> and Luigi Carro <sup>2</sup><br><sup>1</sup> NED University of Engineering and Technology, PK; <sup>2</sup> UFRGS – Universi-<br>dade Federal do Rio Grande do Sul, BR |
| 0900 | Cache-Aware Kernel Tiling: An Approach for System-<br>Level Performance Optimization of GPU-Based<br>Applications<br>Speaker: Arian Maghazeh, Linköping University, SE<br>Authors: Arian Maghazeh <sup>1</sup> , Sudipta Chattopadhyay <sup>2</sup> , Petru Eles <sup>1</sup> and<br>Zebo Peng <sup>1</sup><br><sup>1</sup> Linköping University, SE; <sup>2</sup> Singapore University of Technology and De-<br>sign (SUTD), SG                                                                                             |
| 0930 | Data Subsetting: A Data-Centric Approach to<br>Approximate Computing<br>Speaker: Younghoon Kim, Purdue University, KR<br>Authors: Younghoon Kim <sup>3</sup> , Swagath Venkataramani <sup>2</sup> , Nitin Chandra-<br>choodan <sup>3</sup> and Anand Raghunathan <sup>4</sup><br><sup>4</sup> Purdue University, US; <sup>3</sup> IBM T. J. Watson Research Center, US; <sup>3</sup> Indian<br>Institute of Technology Madras, IN                                                                                            |
| IPs  | IP2-18, IP2-19, IP2-20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1000 | Coffee Break in Exhibition Area                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

### Special Session: The ARAMIS II Project -Efficient Use of Multicore for safety-critical Applications

Exhibition Theatre 0830-1000

### Organisers:

Timo Sandmann, Karlsruhe Institute of Technology, DE Jürgen Becker, Karlsruhe Institute of Technology, DE

Chair: Timo Sandmann, Karlsruhe Institute of Technology, DE

Safety-critical applications in the domains automotive and avionics as well as the future topic Industry 4.0 show a clear and still increasing demand for digital processing power. This demand for processing power is needed, e.g. for highly automated driving and connected machines with realtime requirements. Furthermore, this demand is substantiated by an increasing interaction and integration with other systems and services. This justifies the usage of multicore technology in embedded systems in the near future, which is already successfully applied in other application domains like PCs, tablets and smartphones. However, safety-critical applications in the above-mentioned domains show many additional complex requirements, which at present can, if at all, only be fulfilled partly with an unjustified high development effort. The proposed special session shall present a summary of the most important achieved results and research topics regarding an efficient use of multicore systems in safetycritical applications.

| 0830 | ARAMIS II project overview<br>Author: Rolf Ernst, TU Braunschweig, DE                                                       |
|------|-----------------------------------------------------------------------------------------------------------------------------|
| 0852 | ARAMIS II development process for model-based<br>multicore software development<br>Author: Kuntz Stefan, Continental AG, US |
| 0914 | Methods and tools supporting multicore development<br>Author: Bernhard Bauer, University of Augsburg, DE                    |
| 0936 | Automotive powertrain demonstrator                                                                                          |

1000 **Coffee Break** in Exhibition Area

5.8

### IP2

### **Interactive Presentations**

Poster Area 1000–1030 supported by Cadence Academic Network

Interactive Presentations run simultaneously during a 30-minute slot. Additionally, each IP paper is briefly introduced in a one-minute presentation in a corresponding regular session.

### IP2-1 TransRec: Improving Adaptability in Single-ISA Heterogeneous Systems with Transparent and Reconfigurable Acceleration

Speaker: Marcelo Brandalero, Universidade Federal do Rio Grande do Sul (UFRGS), BR

Authors: Marcelo Brandalero<sup>1</sup>, Muhammad Shafique<sup>2</sup>, Luigi Carro<sup>1</sup> and Antonio Carlos Schneider Beck<sup>1</sup>

<sup>1</sup>UFRGS - Universidade Federal do Rio Grande do Sul, BR; <sup>2</sup>Vienna University of Technology (TU Wien), AT

### IP2-2 CADE: Configurable Approximate Divider for Energy Efficiency

Speaker: Monsen Imani, University of California, San Diego, US Authors: Mohsen Imani, Ricardo Garcia, Andrew Huang and Tajana Rosing, University of California San Diego, US

### IP2-3 HCFTL: A Locality-Aware Page-Level Flash Translation Layer

Speaker: Hao Chen, University of Science and Technology of China, CN Authors: Hao Chen<sup>1</sup>, Cheng Li<sup>1</sup>, Yubiao Pan<sup>2</sup>, Min Lyu<sup>1</sup>, Yongkun Li<sup>2</sup> and Yinlong Xu<sup>1</sup>

<sup>1</sup>University of Science and Technology of China, CN; <sup>2</sup>Huaqiao University, CN

### IP2-4 Model Checking is Possible to Verify Large-scale Vehicle Distributed Application Systems

Speaker: Haitao Zhang, School of Information Science and Engineering, Lanzhou University, CN Authors: Haitao Zhang<sup>4</sup>, Ayang Tuo<sup>4</sup> and Guoqiang Li<sup>2</sup> Lanzhou University, CN; <sup>2</sup>Shanghai Jiao Tong University, CN

### IP2-5 Automatic Assertion Generation from Natural

Language Specifications Using Subtree Analysis Speaker: Ian Harris, University of California, Irvine, US Authors: Junchen Zhao and Ian Harris, University of California Irvine, US

### IP2-6 Detection of Hardware Trojans in SystemC HLS Designs via Coverage-guided Fuzzing

Speaker: Niklas Bruns, Cyber-Physical Systems, DFKI GmbH, DE Authors: Hoang M. Le, Daniel Grosse, Niklas Bruns and Rolf Drechsler, University of Bremen, DE

### IP2-7 Design Optimization for Hardware-Based Message Filters in Broadcast Buses Speaker: Lea Schönberger, TU Dortmund University, DE

Speaker: Lea Schonberger, TU Dortmund University, DE Authors: Lea Schönberger, Georg von der Brüggen, Horst Schirmeier and Jian-Jia Chen, Technical University of Dortmund, DE

### IP2-8 Vehicle Sequence Reordering with Cooperative Adaptive Cruise Control Speaker: Yun-Yun Tsai, National Tsing Hua University, TW Authors: Ta-Wei Huang<sup>1</sup>, Yun-Yun Tsai<sup>2</sup>, Chung-Wei Lin<sup>2</sup> and Tsung-Yi Ho<sup>1</sup> <sup>1</sup>National Tsing Hua University, TW; \*National Taiwan University, TW

### IP2-9 Using Statistical Model Checking to Assess Reliability for Bathtub-Shaped Failure Rates Speaker and Author: Josef Strnadel, Brno University of Technology, CZ

IP2-10 Empirical Evaluation of IC3-based Model Checking Techniques on Verilog RTL Designs Speaker: Aman Goel, University of Michigan, US

Authors: Aman Goel and Karem Sakallah, University of Michigan, US

### WEDNESDAY, 27 MARCH 2019

| <ul> <li>IP2-11 Co-design Implications of On-Demand-Acceleration<br/>for Cloud Healthcare Analytics: The AEGLE approach<br/>Speaker: Konstantina Koliogeorgi, National Technical University of<br/>Athens, GR</li> <li>Authors: Dimosthenis Masouros<sup>1</sup>, Konstantina Koliogeorgi<sup>1</sup>, Georgios<br/>Zervakis<sup>1</sup>, Alexandra Kosyra<sup>1</sup>, Athillaes Chytas<sup>2</sup>, Sottinos Xydis<sup>1</sup>, Ioanna<br/>Chouvarda<sup>2</sup> and Dimitrios Soudris</li> <li><sup>1</sup>National Technical University of Athens, GR, <sup>1</sup>Aristotle University of<br/>Thessaloniki, GR, <sup>1</sup>Democritus University of Thrace, CR</li> <li>IP2-12 Modular FPGA Acceleration of Data Analytics in<br/>Heterogenous Computing<br/>Speaker: Christoforos Kachris, ICCS-MTUA, GR</li> <li>Authors: Christoforos Kachris, Dimitrios Soudris and Elias Koromilas,<br/>Democritus University of Thrace, GR</li> <li>IP2-13 ACDC: An Accuracy- and Congestion-aware Dynamic<br/>Traffic Control Method for Networks-on-Chip<br/>Speaker: Siyuan Xiao, South China University of Technology, CN<br/>Authors: Siyuan Xiao, South China University of Catania, IT;<br/><sup>1</sup>University of Esex, GB; University of Southampton, GB</li> <li>IP2-14 Power and Performance Optimal NoC Design for CPU-<br/>GPU Architecture Using Formal Models<br/>Speaker: Nader Bagherzadeh, University of California Irvine, US</li> <li>IP2-15 Deep Learning-Based Circuit Recognition Using Sparse<br/>Mapping and Level-Dependent Decaying Sum Circuit<br/>Representation<br/>Speaker: Nassoud Pedram, University of Southern California, US<br/>Authors: Zi Wang, The University of Southern California, US<br/>Authors: Zi Wang, The University of Southern California, US</li> <li>IP2-16 Partial Encryption of Behavioral IPs to Selectively<br/>Control the Design Space in High-Level Synthesis<br/>Speaker: Carolynn Bernier, CEA-Lett, FR</li> <li>IP2-18 Taming Data Caches for Predictable Execution on<br/>GPU-based SoCS<br/>Speaker: Giom Forsberg, ETH Zürich, CH<br/>Authors: Zi Wang and Benjamin Carrolynn Bernier, CEA, LETI, FR</li> <li>IP2-19 Design and Evaluation of SmallFloat SIMD extensions<br/>to the RISC-V ISA<br/>Speaker: Gioseppe Tagliavini,</li></ul> |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>IP2-12 Modular FPGA Acceleration of Data Analytics in<br/>Heterogenous Computing<br/>Speaker: Christoforos Kachris, ICCS-NTUA, GR<br/>Authors: Christoforos Kachris, Dimitrios Soudris and Elias Koromilas,<br/>Democritus University of Thrace, GR</li> <li>IP2-13 ACDC: An Accuracy- and Congestion-aware Dynamic<br/>Traffic Control Method for Networks-on-Chip<br/>Speaker: Siyuan Xiao, South China University of Technology, CN<br/>Authors: Siyuan Xiao, South China University of Technology, CN<br/>Authors: Siyuan Xiao, South China University of Technology, CN<br/>Authors: Biyuan Xiao, South China University of Catania, IT;<br/><sup>1</sup>University of Essex, GB; 'University of Costinampton, GB</li> <li>IP2-14 Power and Performance Optimal NoC Design for CPU-<br/>GPU Architecture Using Formal Models<br/>Speaker: Nader Bagherzadeh, University of California Irvine, US<br/>Authors: Lulwah Alhubail and Nader Bagherzadeh, University of Califor-<br/>nia - Irvine, US</li> <li>IP2-15 Deep Learning-Based Circuit Recognition Using Sparse<br/>Mapping and Level-Dependent Decaying Sum Circuit<br/>Representation<br/>Speaker: Massoud Pedram, University of Southern California, US<br/>Authors: Arash Fayyazi, Soheil Shababi, Pierluigi Nuzzo, Shahin Nazarian<br/>and Massoud Pedram, University of Southern California, US<br/>Authors: Zi Wang and Benjamin Carrion Schaefer, The University of<br/>Texas at Dallas, US</li> <li>IP2-16 Partial Encryption of Behavioral IPs to Selectively<br/>Control the Design Space in High-Level Synthesis<br/>Speaker: Zi Wang, The University of Texas at Dallas, US<br/>Authors: Elia Baseband Processor for IoT<br/>Speaker: Carolynn Bernier, CEA-Leti, FR</li> <li>IP2-18 Taming Data Caches for Predictable Execution on<br/>GPU-based SoCs<br/>Speaker: Björn Forsberg, Luca Benini and Andrea Marongiu<sup>4</sup><br/>"ETH Zürich, CH; "Università di Bologna, IT<br/>Authors: Giuseppe Tagliavini, Università di Bologna, IT<br/>Authors: Giuseppe Tagliavini, Universi</li></ul>                                      | IP2-11 | for Cloud Healthcare Analytics: The AEGLE approach<br>Speaker: Konstantina Koliogeorgi, National Technical University of<br>Athens, GR<br>Authors: Dimosthenis Masouros <sup>1</sup> , Konstantina Koliogeorgi <sup>1</sup> , Georgios<br>Zervakis <sup>1</sup> , Alexandra Kosvyra <sup>2</sup> , Achilleas Chytas <sup>2</sup> , Sotirios Xydis <sup>1</sup> , Ioanna<br>Chouvarda <sup>2</sup> and Dimitrios Soudris <sup>3</sup><br><sup>1</sup> National Technical University of Athens, GR; <sup>2</sup> Aristotle University of |
| <ul> <li>Speaker: Christoforos Kachris, ICCS-NTUA, GR</li> <li>Authors: Christoforos Kachris, Dimitrios Soudris and Elias Koromilas, Democritus University of Thrace, GR</li> <li>IP2-13 ACDC: An Accuracy- and Congestion-aware Dynamic Traffic Control Method for Networks-on-Chip Speaker: Siyuan Xiao, South China University of Technology, CN Authors: Siyuan Xiao, Xiaohang Wang', Maurizio Palesi', Amit Kumar Singh<sup>3</sup> and Terence Mak<sup>4</sup></li> <li><sup>4</sup>South China University of Technology, CN, 'University of Catania, IT; 'University of Essex, GB, 'University of Southampton, GB</li> <li>IP2-14 Power and Performance Optimal NoC Design for CPU-GPU Architecture Using Formal Models</li> <li>Speaker: Nader Bagherzadeh, University of California Irvine, US</li> <li>Authors: Lulwah Alhubail and Nader Bagherzadeh, University of California i-Irvine, US</li> <li>IP2-15 Deep Learning-Based Circuit Recognition Using Sparse Mapping and Level-Dependent Decaying Sum Circuit Representation</li> <li>Speaker: Massoud Pedram, University of Southern California, US Authors: Arash Fayyazi, Sohell Shababi, Pierluigi Nuzzo, Shahin Nazarian and Massoud Pedram, University of Texas at Dallas, US</li> <li>IP2-16 Partial Encryption of Behavioral IPs to Selectively Control the Design Space in High-Level Synthesis Speaker: Zi Wang and Benjamin Carrion Schaefer, The University of Texas at Dallas, US</li> <li>IP2-17 Software-Hardware Co-Design of Multi-Standard Digital Baseband Processor for IOT Speaker: Garolynn Bernier, CEA-Leti, FR</li> <li>IP2-18 Taming Data Caches for Predictable Execution on GPU-based SoCS Speaker: Biorn Forsberg, Luca Benini<sup>9</sup> and Andrea Marongiu<sup>4</sup> <sup>1</sup>Universit di Bologna, IT</li> <li>P19-19 Design and Evaluation of SmallFloat SIMD extensions to the RISC-V ISA Speaker: Gaugeng Engliavini, Università di Bologna, IT</li> <li>P2-20 vDARM: Dynamic Adaptive Resource Management for Virtualized Multiprocessor Systems Speaker: Jianmin Qian, Jian Li, Ruhui Ma and Haibing Guan, Shangh</li></ul>                                                                                                                                                                      | IP2-12 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| <ul> <li>Traffic Control Method for Networks-on-Chip<br/>Speaker: Siyuan Xiao, South China University of Technology, CN<br/>Authors: Siyuan Xiao, Xiaohang Wang', Maurizio Palesi<sup>3</sup>, Amit Kumar<br/>Singh<sup>3</sup> and Terrence Mak<sup>4</sup></li> <li><sup>15</sup>South China University of Technology, CN; <sup>2</sup>University of Catania, IT;<br/><sup>3</sup>University of Essex, GB; <sup>4</sup>University of Southampton, GB</li> <li>IP2-14 Power and Performance Optimal NoC Design for CPU-<br/>GPU Architecture Using Formal Models<br/>Speaker: Nader Bagherzadeh, University of California Irvine, US<br/>Authors: Lulwah Alhubail and Nader Bagherzadeh, University of Califor-<br/>nia - Irvine, US</li> <li>IP2-15 Deep Learning-Based Circuit Recognition Using Sparse<br/>Mapping and Level-Dependent Decaying Sum Circuit<br/>Representation<br/>Speaker: Massoud Pedram, University of Southern California, US<br/>Authors: Arash Fayyazi, Soheil Shababi, Pierluigi Nuzzo, Shahin Nazarian<br/>and Massoud Pedram, University of Southern California, US<br/>Authors: Arash Fayyazi, Soheil Shababi, Pierluigi Nuzzo, Shahin Nazarian<br/>and Massoud Pedram, University of Texas at Dallas, US<br/>Authors: Zi Wang, The University of Texas at Dallas, US<br/>Authors: Zi Wang and Benjamin Carrion Schaefer, The University of<br/>Texas at Dallas, US</li> <li>IP2-17 Software-Hardware Co-Design of Multi-Standard<br/>Digital Baseband Processor for IOT<br/>Speaker: Garolynn Bernier, CEA-Leti, FR<br/>Authors: Hela Belhadj Amor and Carolynn Bernier, CEA, LETI, FR</li> <li>IP2-18 Taming Data Caches for Predictable Execution on<br/>GPU-based SoCs<br/>Speaker: Björn Forsberg, ETH Zürich, CH<br/>Authors: Björn Forsberg, Uca Benini<sup>3</sup> and Andrea Marongiu<sup>4</sup><br/>"ETH Zürich, CH; <sup>4</sup>Università di Bologna, IT</li> <li>IP2-19 Design and Evaluation of SmallFloat SIMD extensions<br/>to the RISC-V ISA<br/>Speaker: Giuseppe Tagliavini, Università di Bologna, IT</li> <li>P2-20 vDARM: Dynamic Adaptive Resource Management for<br/>Virtualized Multiprocessor Systems<br/>Speaker: Jianmin Qian, Jian Li, Kuhui Ma and Haibing Guan, Shanghai</li> </ul>                                                          |        | Speaker: Čhristoforos Kacĥris, ICCŠ-NTUA, GR<br>Authors: Christoforos Kachris, Dimitrios Soudris and Elias Koromilas,                                                                                                                                                                                                                                                                                                                                                                                                                  |
| <ul> <li>Speaker: Siyuan Xiao, South China University of Technology, CN<br/>Authors: Siyuan Xiao<sup>1</sup>, Xiaohang Wang<sup>1</sup>, Maurizio Palesi<sup>2</sup>, Amit Kumar<br/>Singh<sup>3</sup> and Terrence Mak<sup>4</sup></li> <li><sup>1</sup>South China University of Technology, CN; <sup>2</sup>University of Catania, IT;</li> <li><sup>3</sup>University of Essex, GB; <sup>4</sup>University of Southampton, GB</li> <li>IP2-14</li> <li>Power and Performance Optimal NoC Design for CPU-<br/>GPU Architecture Using Formal Models</li> <li>Speaker: Nader Bagherzadeh, University of California Irvine, US<br/>Authors: Lulwah Alhubail and Nader Bagherzadeh, University of Califor-<br/>nia - Irvine, US</li> <li>IP2-15</li> <li>Deep Learning-Based Circuit Recognition Using Sparse<br/>Mapping and Level-Dependent Decaying Sum Circuit<br/>Representation</li> <li>Speaker: Massoud Pedram, University of Southern California, US<br/>Authors: Arash Fayyazi, Soheil Shababi, Pierluigi Nuzzo, Shahin Nazarian<br/>and Massoud Pedram, University of Southern California, US</li> <li>IP2-16</li> <li>Partial Encryption of Behavioral IPs to Selectively<br/>Control the Design Space in High-Level Synthesis<br/>Speaker: Zi Wang, The University of Texas at Dallas, US<br/>Authors: Zi Wang and Benjamin Carrion Schaefer, The University of<br/>Texas at Dallas, US</li> <li>IP2-17</li> <li>Software-Hardware Co-Design of Multi-Standard<br/>Digital Baseband Processor for IoT<br/>Speaker: Carolynn Bernier, CEA-Leti, FR<br/>Authors: Hela Belhadj Amor and Carolynn Bernier, CEA, LETI, FR</li> <li>IP2-18</li> <li>Taming Data Caches for Predictable Execution on<br/>GPU-based SoCs<br/>Speaker: Björn Forsberg, ETH Zürich, CH<br/>Authors: Björn Forsberg, ILCI Benih<sup>3</sup> and Andrea Marongiu<sup>4</sup><br/>"ETH Zürich, CH; 'Università di Bologna, IT</li> <li>PL-19</li> <li>Design and Evaluation of SmallFloat SIMD extensions<br/>to the RISC-V ISA<br/>Speaker: Giuseppe Tagliavini, Università di Bologna, IT</li> <li>Authors: Giuseppe Tagliavini, Università di Bologna, IT</li> <li>PL-200</li> <li>VDARM: Dynamic Adaptive Resource Management for<br/>Virtualized Multipro</li></ul>                                                     | IP2-13 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| <ul> <li>GPU Architecture Using Formal Models         Speaker: Nader Bagherzadeh, University of California Irvine, US         Authors: Lulwah Alhubail and Nader Bagherzadeh, University of California - Irvine, US         IP2-15         Deep Learning-Based Circuit Recognition Using Sparse         Mapping and Level-Dependent Decaying Sum Circuit         Representation         Speaker: Massoud Pedram, University of Southern California, US         Authors: Arash Fayyazi, Soheil Shababi, Pierluigi Nuzzo, Shahin Nazarian         and Massoud Pedram, University of Southern California, US         Authors: Arash Fayyazi, Soheil Shababi, Pierluigi Nuzzo, Shahin Nazarian         and Massoud Pedram, University of Southern California, US         (P2-16         Partial Encryption of Behavioral IPs to Selectively         Control the Design Space in High-Level Synthesis         Speaker: Zi Wang, The University of Texas at Dallas, US         Authors: Jang The University of Texas at Dallas, US         Authors: Zi Wang and Benjamin Carrion Schaefer, The University of         Texas at Dallas, US         IP2-17         Software-Hardware Co-Design of Multi-Standard         Digital Baseband Processor for IoT         Speaker: Carolynn Bernier, CEA-Leti, FR         Authors: Hela Belhadj Amor and Carolynn Bernier, CEA, LETI, FR         IP2-18         Taming Data Caches for Predictable Execution on         GPU-based SoCs         Speaker: Björn Forsberg, ETH Zürich, CH         Authors: Björn Forsberg, Luca Benini<sup>2</sup> and Andrea Marongiu<sup>2</sup>         ETH Zürich, CH; 'Università di Bologna, IT         Pe-19         Design and Evaluation of SmallFloat SIMD extensions         to the RISC-V ISA         Speaker: Giuseppe Tagliavini, Università di Bologna, IT         Authors: Giuseppe Tagliavini, Università di Bologna, IT         Authors: Giuseppe Tagliavini, Stefan Mach<sup>2</sup>, Davide Rossi<sup>1</sup>, Andrea         Marongiu<sup>4</sup> and Luca Benini<sup>4</sup>         'Università di Bologna, IT         FIP2-20         vDARM: Dynamic Adaptive Resource Management for</li></ul>                                                                                                                       |        | Speaker: Siyuan Xiao, South China University of Technology, CN<br>Authors: Siyuan Xiao <sup>*</sup> , Xiaohang Wang <sup>*</sup> , Maurizio Palesi <sup>2</sup> , Amit Kumar<br>Singh <sup>3</sup> and Terrence Mak <sup>4</sup><br><sup>1</sup> South China University of Technology, CN; <sup>2</sup> University of Catania, IT;                                                                                                                                                                                                     |
| <ul> <li>nia - Irvine, US</li> <li>IP2-15 Deep Learning-Based Circuit Recognition Using Sparse Mapping and Level-Dependent Decaying Sum Circuit Representation</li> <li>Speaker: Massoud Pedram, University of Southern California, US Authors: Arash Fayyazi, Soheil Shababi, Pierluigi Nuzzo, Shahin Nazarian and Massoud Pedram, University of Southern California, US</li> <li>IP2-16 Partial Encryption of Behavioral IPs to Selectively Control the Design Space in High-Level Synthesis Speaker: Zi Wang, The University of Texas at Dallas, US Authors: Zi Wang and Benjamin Carrion Schaefer, The University of Texas at Dallas, US</li> <li>IP2-17 Software-Hardware Co-Design of Multi-Standard Digital Baseband Processor for IoT Speaker: Carolynn Bernier, CEA-Leti, FR Authors: Hela Belhadj Amor and Carolynn Bernier, CEA, LETI, FR</li> <li>IP2-18 Taming Data Caches for Predictable Execution on GPU-based SoCs Speaker: Björn Forsberg, ETH Zürich, CH Authors: Björn Forsberg, ETH Zürich, CH Authors: Björn Forsberg, ETH Zürich, CH Speaker: Giuseppe Tagliavini, Università di Bologna, IT</li> <li>IP2-19 Design and Evaluation of SmallFloat SIMD extensions to the RISC-V ISA Speaker: Giuseppe Tagliavini, Università di Bologna, IT Authors: Giuseppe Tagliavini, Stefan Mach², Davide Rossi³, Andrea Marongiuª and Luca Benini³</li> <li>*Università di Bologna, IT; *ETH Zurich, CH</li> <li>IP2-20 vDARM: Dynamic Adaptive Resource Management for Virtualized Multiprocessor Systems Speaker: Jianmin Qian, Jian Li, Ruhui Ma and Haibing Guan, Shanghai</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | IP2-14 | GPU Architecture Using Formal Models<br>Speaker: Nader Bagherzadeh, University of California Irvine, US                                                                                                                                                                                                                                                                                                                                                                                                                                |
| <ul> <li>Mapping and Level-Dependent Decaying Sum Circuit<br/>Representation</li> <li>Speaker: Massoud Pedram, University of Southern California, US<br/>Authors: Arash Fayyazi, Soheil Shababi, Pierluigi Nuzzo, Shahin Nazarian<br/>and Massoud Pedram, University of Southern California, US</li> <li>IP2-16</li> <li>Partial Encryption of Behavioral IPs to Selectively<br/>Control the Design Space in High-Level Synthesis<br/>Speaker: Zi Wang, The University of Texas at Dallas, US<br/>Authors: Zi Wang and Benjamin Carrion Schaefer, The University of<br/>Texas at Dallas, US</li> <li>IP2-17</li> <li>Software-Hardware Co-Design of Multi-Standard<br/>Digital Baseband Processor for IOT<br/>Speaker: Carolynn Bernier, CEA-Leti, FR<br/>Authors: Hela Belhadj Amor and Carolynn Bernier, CEA, LETI, FR</li> <li>IP2-18</li> <li>Taming Data Caches for Predictable Execution on<br/>GPU-based SoCs<br/>Speaker: Björn Forsberg, ETH Zürich, CH<br/>Authors: Björn Forsberg, LUCa Benini<sup>2</sup> and Andrea Marongiu<sup>3</sup><br/><sup>4</sup>ETH Zürich, CH; "Università di Bologna, IT</li> <li>IP2-19</li> <li>Design and Evaluation of SmallFloat SIMD extensions<br/>to the RISC-V ISA<br/>Speaker: Giuseppe Tagliavini, Università di Bologna, IT<br/>Authors: Giuseppe Tagliavini, Stefan Mach<sup>2</sup>, Davide Rossi<sup>4</sup>, Andrea<br/>Marongiu<sup>4</sup> and Luca Benini<sup>4</sup><br/><sup>4</sup>Università di Bologna, IT</li> <li>IP2-20</li> <li>VDARM: Dynamic Adaptive Resource Management for<br/>Virtualized Multiprocessor Systems<br/>Speaker: Jianmin Qian, Jian Li, Ruhui Ma and Haibing Guan, Shanghai</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| <ul> <li>IP2-16 Partial Encryption of Behavioral IPs to Selectively<br/>Control the Design Space in High-Level Synthesis<br/>Speaker: Zi Wang, The University of Texas at Dallas, US<br/>Authors: Zi Wang and Benjamin Carrion Schaefer, The University of<br/>Texas at Dallas, US</li> <li>IP2-17 Software-Hardware Co-Design of Multi-Standard<br/>Digital Baseband Processor for IoT<br/>Speaker: Carolynn Bernier, CEA-Leti, FR<br/>Authors: Hela Belhadj Arnor and Carolynn Bernier, CEA, LETI, FR</li> <li>IP2-18 Taming Data Caches for Predictable Execution on<br/>GPU-based SoCs<br/>Speaker: Björn Forsberg, ETH Zürich, CH<br/>Authors: Björn Forsberg<sup>4</sup>, Luca Benini<sup>2</sup> and Andrea Marongiu<sup>4</sup><br/><sup>4</sup>ETH Zürich, CH; <sup>3</sup>Università di Bologna, IT</li> <li>IP2-19 Design and Evaluation of SmallFloat SIMD extensions<br/>to the RISC-V ISA<br/>Speaker: Giuseppe Tagliavini, Università di Bologna, IT<br/>Authors: Giuseppe Tagliavini, Stefan Mach<sup>4</sup>, Davide Rossi<sup>4</sup>, Andrea<br/>Marongiu<sup>4</sup> and Luca Benini<sup>4</sup><br/><sup>4</sup>Università di Bologna, IT; <sup>4</sup>ETH Zurich, CH</li> <li>IP2-20 vDARM: Dynamic Adaptive Resource Management for<br/>Virtualized Multiprocessor Systems<br/>Speaker: Jianmin Qian, Jian Li, Ruhui Ma and Haibing Guan, Shanghai</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | IP2-15 | Mapping and Level-Dependent Decaying Sum Circuit<br>Representation<br>Speaker: Massoud Pedram, University of Southern California, US<br>Authors: Arash Fayyazi, Soheil Shababi, Pierluigi Nuzzo, Shahin Nazarian                                                                                                                                                                                                                                                                                                                       |
| <ul> <li>Control the Design Space in High-Level Synthesis         Speaker: Zi Wang, The University of Texas at Dallas, US         Authors: Zi Wang and Benjamin Carrion Schaefer, The University of         Texas at Dallas, US     </li> <li>IP2-17 Software-Hardware Co-Design of Multi-Standard         Digital Baseband Processor for IoT         Speaker: Carolynn Bernier, CEA-Leti, FR         Authors: Hela Belhadj Amor and Carolynn Bernier, CEA, LETI, FR     </li> <li>IP2-18 Taming Data Caches for Predictable Execution on         GPU-based SoCs         Speaker: Björn Forsberg, ETH Zürich, CH         Authors: Björn Forsberg, Luca Benini<sup>2</sup> and Andrea Marongiu<sup>2</sup> <sup>4</sup>ETH Zürich, CH; <sup>2</sup>Università di Bologna, IT     </li> <li>IP2-19 Design and Evaluation of SmallFloat SIMD extensions         to the RISC-V ISA         Speaker: Giuseppe Tagliavini, Università di Bologna, IT         Authors: Giuseppe Tagliavini, Stefan Mach<sup>2</sup>, Davide Rossi<sup>2</sup>, Andrea         Marongiu<sup>4</sup> and Luca Benini<sup>4</sup> <sup>4</sup>Università di Bologna, IT     </li> <li>IP2-20 vDARM: Dynamic Adaptive Resource Management for         Virtualized Multiprocessor Systems         Speaker: Jianmin Qian, Jian Li, Ruhui Ma and Haibing Guan, Shanghai     </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10-1-0 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| <ul> <li>Digital Baseband Processor for IoT         Speaker: Carolynn Bernier, CEA-Leti, FR         Authors: Hela Belhadj Amor and Carolynn Bernier, CEA, LETI, FR     </li> <li>IP2-18         Taming Data Caches for Predictable Execution on         GPU-based SoCs         Speaker: Björn Forsberg, ETH Zürich, CH         Authors: Björn Forsberg<sup>1</sup>, Luca Benini<sup>2</sup> and Andrea Marongiu<sup>2</sup> <sup>4</sup>ETH Zürich, CH; <sup>2</sup>Università di Bologna, IT      </li> <li>IP2-19         Design and Evaluation of SmallFloat SIMD extensions         to the RISC-V ISA         Speaker: Giuseppe Tagliavini<sup>1</sup>, Stefan Mach<sup>2</sup>, Davide Rossi<sup>2</sup>, Andrea         Marongiu<sup>4</sup> and Luca Benini<sup>4</sup> <sup>4</sup>Università di Bologna, IT      </li> <li>IP2-20         VDARM: Dynamic Adaptive Resource Management for         Virtualized Multiprocessor Systems         Speaker: Jianmin Qian, Shanghai Jiao Tong University, CN         Authors: Jianmin Qian, Jian Li, Ruhui Ma and Haibing Guan, Shanghai      </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | IP2-16 | Control the Design Space in High-Level Synthesis<br>Speaker: Zi Wang, The University of Texas at Dallas, US<br>Authors: Zi Wang and Benjamin Carrion Schaefer, The University of                                                                                                                                                                                                                                                                                                                                                       |
| GPU-based SoCs           Speaker: Björn Forsberg, ETH Zürich, CH           Authors: Björn Forsberg <sup>1</sup> , Luca Benini <sup>3</sup> and Andrea Marongju <sup>2</sup> <sup>1</sup> ETH Zürich, CH; "Università di Bologna, IT           IP2-19         Design and Evaluation of SmallFloat SIMD extensions to the RISC-V ISA           Speaker: Giuseppe Tagliavini, Università di Bologna, IT           Authors: Giuseppe Tagliavini, Stefan Mach <sup>2</sup> , Davide Rossi <sup>1</sup> , Andrea Marongju <sup>1</sup> and Luca Benini <sup>1</sup> <sup>1</sup> Università di Bologna, IT; <sup>2</sup> ETH Zurich, CH           IP2-20         vDARM: Dynamic Adaptive Resource Management for Virtualized Multiprocessor Systems           Speaker: Jianmin Qian, Jian Li, Ruhui Ma and Haibing Guan, Shanghai                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | IP2-17 | Digital Baseband Processor for IoT<br>Speaker: Carolynn Bernier, CEA-Leti, FR                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| <ul> <li>IP2-19 Design and Evaluation of SmallFloat SIMD extensions to the RISC-V ISA         Speaker: Giuseppe Tagliavini, Università di Bologna, IT             Authors: Giuseppe Tagliavini<sup>1</sup>, Stefan Mach<sup>2</sup>, Davide Rossi<sup>1</sup>, Andrea             Marongiu<sup>4</sup> and Luca Benini<sup>1</sup> <sup>1</sup>Università di Bologna, IT; <sup>2</sup>ETH Zurich, CH      </li> <li>IP2-20 vDARM: Dynamic Adaptive Resource Management for         Virtualized Multiprocessor Systems         Speaker: Jianmin Qian, Shanghai Jiao Tong University, CN         Authors: Jianmin Qian, Jian Li, Ruhui Ma and Haibing Guan, Shanghai     </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | IP2-18 | GPU-based SoCs<br>Speaker: Björn Forsberg, ETH Zürich, CH<br>Authors: Björn Forsberg <sup>1</sup> , Luca Benini <sup>2</sup> and Andrea Marongiu <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                          |
| Virtualized Multiprocessor Systems<br>Speaker: Jianmin Qian, Shanghai Jiao Tong University, CN<br>Authors: Jianmin Qian, Jian Li, Ruhui Ma and Haibing Guan, Shanghai                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | IP2-19 | Design and Evaluation of SmallFloat SIMD extensions<br>to the RISC-V ISA<br>Speaker: Giuseppe Tagliavini, Università di Bologna, IT<br>Authors: Giuseppe Tagliavini <sup>a</sup> , Stefan Mach <sup>a</sup> , Davide Rossi <sup>a</sup> , Andrea<br>Marongiu <sup>a</sup> and Luca Benini <sup>a</sup>                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | IP2-20 | Virtualized Multiprocessor Systems<br>Speaker: Jianmin Qian, Shanghai Jiao Tong University, CN<br>Authors: Jianmin Qian, Jian Li, Ruhui Ma and Haibing Guan, Shanghai                                                                                                                                                                                                                                                                                                                                                                  |

www.date-conference.com

### Special Day on "Embedded Meets Hyperscale and HPC" Session: Near-memory computing

Room 1 1100-1230

Chair: Christoph Hagleitner, IBM Research, CH Co-Chair: Christian Plessl, Paderborn University, DE

While it used to be easy to increase the peak computational capabilities of processors by exploiting the growth in available transistors delivered by Moore's law, the latency and bandwidth of the memory system did not improve at the same pace. Today's microprocessors hide this fact behind a complex memory hierarchy, but often fail to optimally utilize the available memory bandwidth across a broad range of applications. Near-memory computing takes a fresh look at the memory system and proposes innovations ranging from micro-architecture to the runtime system to address these bottlenecks and build more balanced computing systems.

### 1100 NTX: An energy-efficient streaming accelerator for floating-point generalized reduction workloads in 22nm FD-SOI

Speaker: Luca Benini, IIS, ETH Zürich, CH Authors: Fabian Schuiki, Michael Schaffner and Luca Benini, IIS, ETH Zürich, CH

### 1130 Near-Memory Processing: It's the Hardware AND Software, Silly!

Speaker and Author: Boris Grot, University of Edinburgh, GB

### 1200 Coherently Attached Programmable Near-Memory Acceleration Platform and its application to Stencil Processing

Speaker: Jan van Lunteren, IBM Research Zurich, CH Authors: Jan van Lunteren, Ronald Luijten, Dionysios Diamantopoulos, Florian Auernhammer, Christoph Hagleitner, Lorenzo Chelini, Stefano Corda and Gagandeep Singh, IBM Research Zurich, CH

1230 Lunch Break in Lunch Area

### 6.2

### Special Session: 3D Sensor - Hardware to Application

Room 2 1100-1230

Organisers: Pascal Vivet, CEA-Leti, FR Saibal Mukhopadhyay, Georgia Institute of Technology, US

Chair: Fabien Clermidy, CEA-Leti, FR Co-Chair: Pascal Vivet, CEA-Leti, FR

The 3D integration has emerged as a key enabler to continue performance growth of Moore's law. An application where 3D has already shown potential for tremendous benefit is the design of high-throughput and/or energy-efficient sensors. The ability to stack heterogeneous components in a small volume coupled with potential for highly parallel access between sensing and processing has fueled new generation of senor platforms. Moreover, close proximity of processing and sensing has also lead to innovations in designing smart systems with in-built intelligence. This session will present four talks illustrating how 3D integration creates a platform for designing innovative sensors for applications ranging from high-performance imaging to ultra-low-power IoT platforms to bio-sensing. The first two talks will focus on application of 3D integration to highperformance and smart imaging. The first will present a detailed overview of recent advancements in 3D image sensor design, while the second talk will discuss the feasibility of embedding machine learning based feedback control within a 3D image sensor to create highly intelligent cameras. The third talk will present the concept of mm-scale sensors through 3D die stacking for ultra-low-power applications. Finally, the fourth talk will discuss design of innovative biosensors using fine-grain 3D integration.

### WEDNESDAY, 27 MARCH 2019

| 1100 | Advanced 3D Technologies and Architectures for 3D<br>Smart Image Sensors<br>Speaker: Pascal Vivet, CEA-Leti, FR<br>Authors: Pascal Vivet', Gilles Sicard', Laurent Millet', Stephane Chevob-<br>be', Karim Ben Chehida', Luis Angel Cubero MonteAlegre', Maxence<br>Bouvier', Alexandre Valentian', Maria Lepecq', Thomas Dombek', Olivier<br>Bichler', Sebastien Thuriès', Didier Lattard', Cheramy Séverine', Perrine<br>Batude' and Fabien Clermidy'<br>*CEA-Leti, FR, *CEA-LIST, FR |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1122 | A Camera with Brain - Embedding Machine Learning<br>in 3D<br>Speaker: Saibal Mukhopadhyay, Georgia Institute of Technology, US<br>Authors: Burhan Ahmad Mudassar, Priyabrata Saha, Yun Long, Muham-<br>mad Faisal Amir, Evan Gebhardt, Taesik Na, Jong Hwan Ko, Marilyn Wolf<br>and Saibal Mukhopadhyay, Georgia Institute of Technology, US                                                                                                                                            |
| 1144 | IoT2 - the Internet of Tiny Things: Realizing mm-scale<br>sensors through 3D die stacking<br>Speaker: David Blaauw, University of Michigan, US<br>Authors: Sechang Oh, Minchang Cho, Xiao Wu, Yejoong Kim, Li-Xuan<br>Chuo, Wootaek Lim, Pat Pannuto, Suyoung Bang, Kaiyuan Yang, Hun-<br>Seok Kim, Dennis Sylvester and David Blaauw, University of Michigan,<br>US                                                                                                                    |
| 1206 | 3D Interconnects and Integration technologies for<br>Biosensor Systems<br>Speaker and Author: Muhannad Bakir, Georgia Institute of Technology, US                                                                                                                                                                                                                                                                                                                                       |
| 1230 | Lunch Break in Lunch Area                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 6.3  | When Approximation Meets Dependability                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      | Room 3 1100-1230                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      | Chair: George Constantinides, Imperial College London, GB<br>Co-Chair: Rishad Shafik, Newcastle University, GB                                                                                                                                                                                                                                                                                                                                                                          |
|      | Approximation and dependability are conflicting design requirements.<br>To meet performance, dependability and/or power trade-offs require ap-<br>proaches with insightful analysis and design methodologies. This session<br>presents approximation driven paradigms in designing arithmetic units<br>and developing fault detection schemes using machine learning.                                                                                                                   |
| 1100 | Sensor-Based Approximate Adder Design for<br>Accelerating Error-Tolerant and Deep-Learning<br>Applications<br>Speaker: Ning-Chi Huang, National Chiao Tung University, TW<br>Authors: Ning-Chi Huang, Szu-Ying Chen and Kai-Chiang Wu, Depart-<br>ment of Computer Science, National Chiao Tung University, TW                                                                                                                                                                          |
| 1130 | Low-Power Variation-Aware Cores based on Dynamic<br>Data-Dependent Bitwidth Truncation<br>Speaker: Ioannis Tsiokanos, Queen's University Belfast, GB<br>Authors: Ioannis Tsiokanos, Lev Mukhanov and Georgios Karakonstantis,<br>Queen's University Belfast, GB                                                                                                                                                                                                                         |
| 1200 | A Smart Fault Detection Scheme for Reliable Image<br>Processing Applications<br>Speaker: Luca Cassano, Politecnico di Milano, IT<br>Authors: Matteo Biasielli, Cristiana Bolchini, Luca Cassano and Antonio<br>Miele, Politecnico di Milano, IT                                                                                                                                                                                                                                         |
| IPs  | IP3-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1230 | Lunch Break in Lunch Area                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

VED

### Hardware support for microarchitecture performance

### Room 4 1100-1230

Chair: Cristina Silvano, Politecnico di Milano, IT Co-Chair: Sylvain Collange, INRIA/IRISA, FR

This session deals with hardware mechanisms for high-performance or embedded real-time processors to improve their efficiency or their performance beyond what is possible to achieve by software. The first paper proposes low-overhead hardware support to enhance system interrupts checking multicore contentions. The second paper reduces the costly instruction scheduling operations in aggressive OoO processors. The third paper is about dynamic analysis of instruction flow and generating vectorized code at runtime.

### 1100 Maximum-Contention Control Unit (MCCU): Resource **Access Count and Contention Time Enforcement** Speaker: Jordi Cardona, Univ. Politècnica de Barcelona and Barcelona Supercomputing Center, ES Authors: Jordi Cardona<sup>1</sup>, Carles Hernandez<sup>2</sup>, Jaume Abella<sup>2</sup> and Francisco Cazorla<sup>2</sup> <sup>1</sup>Barcelona Supercomputing Center and Universitat Politecnica de Catalunya, ES; <sup>2</sup>Barcelona Supercomputing Center, ES 1130 FIFOrder MicroArchitecture: Ready-Aware Instruction Scheduling for OoO Processors Speaker: Mehdi Alipour, Uppsala University, SE Authors: Mehdi Alipour<sup>1</sup>, Rakesh Kumar<sup>2</sup>, Stefanos Kaxiras<sup>1</sup> and David Black-Schaffer<sup>1</sup> <sup>1</sup>Uppsala University, SE; <sup>2</sup>Norwegian University of Science and Technology, NO 1200 **Boosting SIMD Benefits through a Run-time and Energy Efficient DLP Detection** Speaker: Mateus Rutzig, UFSM, BR Authors: Michael Jordan, Tiago Knorst, Julio Vicenzi and Mateus Beck Rutzig, UFSM, BR

- IPs IP3-2, IP3-3, IP3-4
- 1230 Lunch Break in Lunch Area

### 6.5 System Level Security

### Room 5 1100-1230

Chair: Lionel Torres, University of Montpellier, FR Co-Chair: Pascal Benoit, University of Montpellier, FR

This session includes four papers on hardware based techniques to support security: to detect malware, to provide secure intermittent computation, to protect the kernel and to self-attest.

1100 **2SMaRT: A Two-Stage Machine Learning-Based** Approach for Run-Time Specialized Hardware-Assisted Malware Detection

Speaker: Houman Homayoun, George Mason University. US Authors: Hossein Sayadi<sup>1</sup>, Hosein Mohammadi Makrani<sup>2</sup>, Sai Manoj Pudukotai Dinakarrao<sup>3</sup>, Tinoosh Mohsenin<sup>2</sup>, Avesta Sasan<sup>3</sup>, Setareh Rafatirad<sup>4</sup> and Houman Homayoun<sup>4</sup>

### <sup>1</sup>George Mason University, US; <sup>2</sup>University of Maryland Baltimore County, US

### 1130 Secure Intermittent Computing Protocol: Protecting State Across Power Loss

Speaker: Archanaa S. Krishnan, Virginia Tech, US Authors: Archanaa S. Krishnan, Charles Suslowicz, Daniel Dinu and Patrick Schaumont, Virginia Tech, US

### WEDNESDAY, 27 MARCH 2019

| 1200 | RiskiM: Toward Complete Kernel Protection with<br>Hardware Support<br>Speaker: Dongil Hwang, Seoul National University, KR<br>Authors: Dongil Hwang, Myonghoon Yang, Seongil Jeon, Younghan Lee,<br>Donghyun Kwon and Yunheung Paek, Dept. of Electrical and Computer<br>Engineering and Inter-University Semiconductor Research Center (ISRC),<br>Seoul National University, KR                               |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1215 | SACHa: Self-Attestation of Configurable Hardware<br>Speaker: Jo Vliegen, imec-COSIC/ESAT, KU Leuven, BE<br>Authors: Jo Vliegen <sup>3</sup> , Md Masoom Rabbani <sup>2</sup> , Mauro Conti <sup>2</sup> and Nele<br>Mentens <sup>4</sup><br><sup>3</sup> KU Leuven, BE; <sup>3</sup> University of Padua, IT                                                                                                   |
| IPs  | IP3-5, IP3-6                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1230 | Lunch Break in Lunch Area                                                                                                                                                                                                                                                                                                                                                                                      |
| 6.6  | Intelligent Wearable and Implantable<br>Sensors for Augmented Living                                                                                                                                                                                                                                                                                                                                           |
|      | Room 6 1100-1230                                                                                                                                                                                                                                                                                                                                                                                               |
|      | Chair: Daniela De Venuto, Politecnico di Bari, IT<br>Co-Chair: Theocharis Theocharides, University of Cyprus, CY                                                                                                                                                                                                                                                                                               |
|      | This session brings together a set of novel technologies that exploit arti-<br>ficial intelligence and data analytics on low-power wearable and implant-<br>able sensors, for real-time augmented living and assistive healthcare.                                                                                                                                                                             |
| 1100 | Laelaps: An Energy-Efficient Seizure Detection<br>Algorithm from Long-term Human iEEG Recordings<br>without False Alarms<br>Speaker: Alessio Burrello, Department of Information Technology and<br>Electrical Engineering, ETH Zurich, CH<br>Authors: Alessio Burrello <sup>2</sup> , Lukas Cavigelli <sup>2</sup> , Kaspar Schindler <sup>2</sup> , Luca<br>Benini <sup>3</sup> and Abbas Rahimi <sup>4</sup> |
|      | ETH Zurich, CH; *Sleep-Wake-Epilepsy-Center, Department of Neurology,<br>Inselspital, Bern University Hospital, University Bern., CH                                                                                                                                                                                                                                                                           |
| 1130 | Automatic Time-Frequency Analysis of MRPs for                                                                                                                                                                                                                                                                                                                                                                  |
|      | Mind-controlled Mechatronic Devices<br>Speaker: Giovanni Mezzina, Politecnico di Bari, IT<br>Authors: Daniela De Venuto and Giovanni Mezzina, Politecnico di Bari, IT                                                                                                                                                                                                                                          |
| 1200 | A Self-Learning Methodology for Epileptic Seizure<br>Detection with Minimally-Supervised Edge Labeling<br>Speaker: Damián Pascual, EPFL, CH<br>Authors: Damián Pascual <sup>1</sup> , Amir Aminifar <sup>2</sup> and David Atienza <sup>1</sup><br><sup>1</sup> EPFL, CH; <sup>2</sup> Swiss Federal Institute of Technology Lausanne (EPFL), CH                                                               |
| IPs  | IP3-7, IP3-8, IP3-9, IP3-10                                                                                                                                                                                                                                                                                                                                                                                    |
| 1230 | Lunch Break in Lunch Area                                                                                                                                                                                                                                                                                                                                                                                      |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                |

#### How Secure and Verified is your Cyber-Physical System?

#### Room 7 1100-1230

Chair: Wanli Chang, University of York, GB Co-Chair: Mingsong Chen, East China Normal University, CN

The session addresses security and verification aspects for the design of modern cyber-physical systems. Conditional Generative Adversarial Networks are used to increase security. Lightweight machine learning is used to detect malware at network node level. Stochastic model predictive control is used to limit malware diffusion in the network. Bounded model checking with linear programming is used for on-line verification of the cyber-physical system.

#### 1100 GAN-Sec: Generative Adversarial Network Modeling for the Security Analysis of Cyber-Physical Production Systems

Speaker: Mohammad Al Faruque, University of California, Irvine, US Authors: Sujit Rokka Chhetri, Anthony Bahadir Lopez, Jiang Wan and Mohammad Al Faruque, University of California, Irvine, US

#### 1130 Lightweight Node-level Malware Detection and

Network-level Malware Confinement in IoT Networks Speaker: Sai Manoj Pudukotai Dinakarrao, George Mason University, US Authors: Sai Manoj Pudukotai Dinakarrao, Hossein Sayadi, Hosein Mohammadi Makrani, Cameron Nowzari, Setareh Rafatirad and Houman Homayoun, George Mason University, US

#### 1200 Incremental Online Verification of Dynamic Cyber-Physical Systems

Speaker: Lei Bu, Nanjing University, CN Authors: Lei Bu<sup>2</sup>, Shaopeng Xing<sup>2</sup>, Xinyue Ren<sup>1</sup>, Yang Yang<sup>4</sup>, Qixin Wang<sup>2</sup> and Xuandong Li<sup>2</sup> <sup>4</sup>Nanjing University, CN; <sup>2</sup>Dept. of Computing, The Hong Kong Polytechnic Univ., HK

#### 1215 Self-Secured Control with Anomaly Detection and Recovery in Automotive Cyber-Physical Systems

Speaker: Korosh Vatanparvar, University of California, Írvine, US Authors: Korosh Vatanparvar and Mohammad Al Faruque, University of California, Irvine, US

1230 Lunch Break in Lunch Area

#### 6.8

# TETRAMAX: Smart funding for digitalization of Europe's Industry

#### Exhibition Theatre 1100-1230

Organisers: Luca Fanucci, University of Pisa, IT Bernd Janson, ZENIT GmbH, DE

Moderator: Luca Fanucci, University of Pisa, IT

One of the most demanding challenge for Europe's Industry is to implement information technologies. Besides technical problems during the installation and replacement of analogue processes, digitalization touches the whole process of interaction and exchange in and outside companies. Threats like hacks with misuse of personal data, system blackouts or lack of qualified IT experts are heavily discussed and prevent many players, especially smaller SMEs, from fostering digitalization so far. But even if all those problems will be solved the question about the contribution of digitalization to CO2 reduction and lower energy consumption is still remaining. New promising innovations like blockchain technologies seem to completely fail at least from the energy saving point of view. To receive solutions for all aspects of digitalization with focus on Cyber Physical Systems (CPS) and via the instrument of Digital Innovation Hubs (DIH) the European Commission started its Smart Anything Everywhere (SAE) Initiative to foster transfer from research to business. The Horizon 2020 Innovation Action TETRAMAX is one of them offering smart and individual funding schemes for European university-industry cooperation. The technology transfer concept focuses on direct cooperation - Technology Transfer Experiments (TTX) - between universities and SMEs supported by open innovation networks and other stakeholders like investors. The session speakers will demonstrate in a pragmatic way and by use of concrete examples how technology transfer can be initiated and implemented in practice and to overcome the associated pitfalls and use the innovation opportunities. Amongst others, the goal is to motivate more stakeholders to engage in international technology transfer and become part of TETRAMAX.

During the session, TETRAMAX representatives will share their experiences and insights as researcher, founder, entrepreneur, investor or consultant.

- 1100 **Presentation of TETRAMAX** 
  - Speaker: Rainer Leupers, RWTH Aachen, DE
- 1115 EVERMORE Speaker: Davide Rossi, Università di Bologna, IT
- 1130 Carrots Speaker: Antonio Solinas, Lifely, IT
- 1145 **TETRaWIN** 
  - Speaker: Neven Rusković, Spica Sustativi d.o.o., HR
- 1200 EuroLab4HPC Joining forces towards European leadership in Exascale computing systems Speaker: Per Stenström, Chalmers University of Technology, SE
- 1215 **Open innovation business based on efficient networking** Speaker: Bernd Janson, ZENIT GmbH, DE
- 1230 Lunch Break in Lunch Area

#### 7.0 LUNCHTIME KEYNOTE SESSION

Room 1 1345 – 1420 supported by IEEE CEDA

Chair: Christoph Hagleitner, IBM Research, CH Co-Chair: Christian Plessl, Paderborn University, DE

1345 IEEE CEDA Luncheon Announcement Speaker: David Atienza, EPFL, CH

1350 Heterogeneous, High Scale Computing in the Era of Intelligent, Cloud-Connected Devices Speaker: David Pellerin, Amazon, US

→ See Page 9

#### 7.1

#### Special Day on "Embedded Meets Hyperscale and HPC" Session: Tools and Runtime Systems

Room 1 1430-1600

Chair: Christian Plessl, Paderborn University, DE Co-Chair: Christoph Hagleitner, IBM Research, CH

Programming and operating heterogeneous computing systems that use multiple computing resources poses additional challenges to the programmer, e.g. handling different programming and execution models, partitioning application to exploit the strength of each resource type, or modeling and optimizing the overall and efficiency. In this session, we will discuss tools and runtime systems that support the developer with these tasks by raising the level of abstraction for application specification

1430 Extreme Heterogeneity in High Performance Computing

Speaker and Author: Jeffrey S Vetter, Oak Ridge National Laboratory, US

- 1500 Homogenizing Heterogeneity: the OmpSs approach Speaker and Author: Jesus Labarta, Barcelona Supercomputing Center, ES
- 1530 Automatic code restructuring for FPGAs: current status, trends and open issues Speaker and Author: João M. P. Cardoso, University of Porto/FEUP, PT
- 1600 **Coffee Break** in Exhibition Area

#### 7.2

# Accelerators using novel memory technologies

#### Room 2 1430-1600

Chair: Mladen Berekovic, TU Braunschweig, DE Co-Chair: Andrea Marongiu, Università di Bologna, IT

The session focuses on accelerating three complex applications. They all use novel combination of memory and computing elements to achieve this goal. The first paper focuses on pattern matching and proposes to use resistive-RAM (RRAM) to accelerate an Automata Processor (AP). The second one focuses on Homomorphic Encryption (HE) and improves the performance and energy consumption using near-data processing on a 3D-stacked memory (Hybrid Memory Cube). The third paper focuses on Inference (DCNN) proposes a 3D-stacked neuromorphic architecture consisting of Processing Elements and multiple DRAM layers.

| 1430 | Time-division Multiplexing Automata Processor<br>Speaker: Jintao Yu, Delft University of Technology, NL<br>Authors: Jintao Yu, Hoang Anh Du Nguyen, Muath Abu Lebdeh, Motta-<br>qiallah Taouil and Said Hamdioui, Delft University of Technology, NL                                                                                                                                                                                                   |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1500 | Near-Data Acceleration of Privacy-Preserving<br>Biomarker Search with 3D-Stacked Memory<br>Speaker: Alvin Oliver Glova, University of California, Santa Barbara, US<br>Authors: Alvin Oliver Glova, Itir Akgun, Shuangchen Li, Xing Hu and Yuan<br>Xie, University of California, Santa Barbara, US                                                                                                                                                    |
| 1530 | Towards Cross-Platform Inference on Edge Devices<br>with Emerging Neuromorphic Architecture<br>Speaker: Yi Wang, Shenzhen University, CN<br>Authors: Shangyu Wu <sup>1</sup> , Yi Wang <sup>1</sup> , Amelie Chi Zhou <sup>1</sup> , Rui Mao <sup>1</sup> , Zili Shao <sup>2</sup><br>and Tao Li <sup>3</sup><br><sup>1</sup> Shenzhen University, CN; <sup>2</sup> The Chinese University of Hong Kong, HK;<br><sup>3</sup> University of Florida, US |
| IPs  | IP3-11, IP3-12, IP3-13                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1600 | Coffee Break in Exhibition Area                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7.3  | CPU and GPU microarchitecture dependability                                                                                                                                                                                                                                                                                                                                                                                                            |
|      | Room 3 1430-1600                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      | <b>Chair: Michail Maniatakos,</b> NYU Abu Dhabi, UA<br><b>Co-Chair: Nikolaos Foutris,</b> University of Manchester, GB                                                                                                                                                                                                                                                                                                                                 |

This session first focuses on the dependability of out-of-order processors and specifically in the register renaming sub-system and the L1 cache. Then, it analyzes the main requirements to enable ISO26262 ASIL-D compliance for Commercial Off-The-Shelf (COTS) GPUs.

| 1430 | Error-Shielded Register Renaming Subsystem for a<br>Dynamically Scheduled Out-of-Order Core<br>Authors: Ron Gabor <sup>1</sup> , Yiannakis Sazeides <sup>2</sup> , Arkady Bramnik <sup>1</sup> , Alexandros<br>Andreou <sup>2</sup> , Chrysostomos Nicopoulos <sup>3</sup> , Karyofyllis Patsidis <sup>2</sup> , Dimitris Kon-<br>stantinou <sup>3</sup> and Giorgos Dimitrakopoulos <sup>3</sup><br><sup>1</sup> Intel, IL; <sup>2</sup> University of Cyprus, CY; <sup>3</sup> Democritus University of Thrace, GR |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1500 | LAEC: Look-Ahead Error Correction Codes in Embedded<br>Processors L1 Data Cache<br>Authors: Pedro Benedicte <sup>4</sup> , Carles Hernandez <sup>2</sup> , Jaume Abella <sup>2</sup> and Fran-<br>cisco Cazorla <sup>2</sup><br><sup>1</sup> Barcelona Supercomputing Center and Universitat Politècnica de Cata-<br>lunya, ES, <sup>2</sup> Barcelona Supercomputing Center, ES                                                                                                                                     |
| 1530 | High-Integrity GPU Designs for Critical Real-Time<br>Automotive Systems<br>Speaker: Sergi Alcaide Portet, Universitat Politècnica de Catalunya - Bar-<br>celona Supercomputing Center, ES<br>Authors: Sergi Alcaide <sup>3</sup> , Leonidas Kosmidis <sup>2</sup> , Carles Hernandez <sup>2</sup> and<br>Jaume Abella <sup>2</sup><br><sup>1</sup> Universitat Politècnica de Catalunya - Barcelona Supercomputing<br>Center (BSC), ES; <sup>1</sup> Barcelona Supercomputing Center, ES                             |

#### IPs IP3-14, IP3-15

1600 **Coffee Break** in Exhibition Area

VED

Ð

# 7.4

#### Low Power Design: From Highly-Optimized Power Delivery Networks to CNN Accelerators

Room 4 1430-1600

#### Chair: Pascal Vivet, CEA-Leti, FR

Co-Chair: Andrea Bartolini, Università di Bologna, IT

The session presents four papers covering power optimization through the whole design stack. The first paper presents an innovative power mesh IR optimization in an advanced technology node. The second paper presents a new formulation and optimization strategy to get the best efficiency from on-chip switch cap converters for heterogeneous many cores. While the third paper presents an optimized power delivery network for 3D integrated systems. Finally, the fourth paper presents a power efficient accelerator based on associative CANS for CNN inference.

| 1430 | Detailed Placement for IR Drop Mitigation by Power<br>Staple Insertion in Sub-10nm VLSI<br>Speaker: Minsoo Kim, UC San Diego, US<br>Authors: Sun ik Heo <sup>1</sup> , Andrew Kahng <sup>2</sup> , Minsoo Kim <sup>3</sup> , Lutong Wang <sup>3</sup> and<br>Chutong Yang <sup>3</sup><br>"Samsung Electronics Co., Ltd., KR; <sup>2</sup> University of California San Diego,<br>US; <sup>3</sup> UC San Diego, US                                                                                                                                                    |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1500 | Optimizing the Energy Efficiency of Power Supply<br>in Heterogeneous Multicore Chips with Integrated<br>Switched-Capacitor Converters<br>Speaker: Lu Wang, ShanghaiTech University, CN<br>Authors: Lu Wang <sup>1</sup> , Leilei Wang <sup>1</sup> , Dejia Shang <sup>1</sup> , Cheng Zhuo <sup>2</sup> and Ping-<br>qiang Zhou <sup>1</sup><br><sup>1</sup> ShanghaiTech University, CN; <sup>2</sup> Zhejiang University, CN                                                                                                                                         |
| 1530 | Power Delivery Pathfinding for Emerging Die-to-<br>Wafer Integration Technology<br>Speaker: Seungwon Kim, Ulsan National Institute of Science and Tech-<br>nology, KR<br>Authors: Andrew B. Kahng <sup>1</sup> , Seokhyeong Kang <sup>3</sup> , Seungwon Kim <sup>3</sup> , Kambiz<br>Samadi <sup>4</sup> and Bangqi Xu <sup>4</sup><br><sup>1</sup> UC San Diego, US; <sup>1</sup> Pohang University of Science and Technology, KR;<br><sup>3</sup> Ulsan National Institute of Science and Technology (UNIST), KR; <sup>4</sup> Qual-<br>comm Technologies, Inc., US |
| 1545 | Energy-Efficient Convolutional Neural Networks via<br>Recurrent Data Reuse<br>Speaker: Luca Mocerino, Politecnico di Torino, IT<br>Authors: Luca Mocerino, Valerio Tenace and Andrea Calimera, Politecnico<br>di Torino, IT                                                                                                                                                                                                                                                                                                                                            |
| IPs  | IP3-16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1600 | Coffee Break in Exhibition Area                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

#### 7.5

# Reliable and Persistent: From Cache to File system

#### Room 5 1430-1600

Chair: Chengmo Yang, University of Delaware, US Co-Chair: Alexandre Levisse, EPFL - ESL, CH

This session integrates both hardware and software optimizations aiming at enhancing reliability and performance of non-volatile caches and main memory. The first paper proposes a novel cache design to completely eliminate the accumulation of read disturbances in STT-MRAM without compromising cache performance. The second paper makes adaptive page migration decisions between DRAM and NVRAM as workload changes and hot/cold pattern varies. The third paper aims to reduce write amplification caused by frequently-updated inodes in journaling file systems, while maintaining crash consistency using persistent memory.

| 1430 | Enhancing Reliability of STT-MRAM Caches by<br>Eliminating Read Disturbance Accumulation<br>Speaker: Hossein Asadi, Sharif University of Technology, IR<br>Authors: Elham Cheshmikhani <sup>2</sup> , Hamed Farbeh <sup>2</sup> and Hossein Asadi <sup>1</sup><br><sup>3</sup> Sharif University of Technology, IR; <sup>3</sup> Amirkabir University of Technol-<br>ogy, IR                                                        |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1500 | UIMigrate: Adaptive Data Migration for Hybrid Non-<br>Volatile Memory Systems<br>Speaker: Duo Liu, College of Computer Science, Chongqing University, CN<br>Authors: Yujuan Tan <sup>1</sup> , Baiping Wang <sup>1</sup> , Zhichao Yan <sup>2</sup> , Qiuwei Deng <sup>1</sup> , Xian-<br>zhang Chen <sup>1</sup> and Duo Liu <sup>1</sup><br><sup>1</sup> Chongqing University, CN; <sup>1</sup> University of Texas Arlington, CN |
| 1530 | Reducing Write Amplification for Inodes of Journaling<br>File Systems using Persistent Memory<br>Speaker: Xianzhang Chen, Chongqing University, CN<br>Authors: Chaoshu Yang, Duo Liu, Xianzhang Chen, Runyu Zhang, Wenbin<br>Wang, Moming Duan and Yujuan Tan, Chongqing University, CN                                                                                                                                             |
| 1600 | Coffee Break in Exhibition Area                                                                                                                                                                                                                                                                                                                                                                                                     |
| 7.6  | Optimization of Smart Energy Systems                                                                                                                                                                                                                                                                                                                                                                                                |
|      | Room 6 1430-1600                                                                                                                                                                                                                                                                                                                                                                                                                    |
|      | Chair: Davide Quaglia University of Verona IT                                                                                                                                                                                                                                                                                                                                                                                       |

Chair: Davide Quaglia, University of Verona, IT Co-Chair: Massimo Poncino, Politecnico di Torino, IT

In this session, three approaches to optimizing smart grid and photovoltaic systems are presented, targeting cost, efficiency, and privacy.

| 1430 | Cost/Privacy Co-optimization in Smart Energy Grids<br>Speaker: Alma Proebstl, TUM, DE<br>Authors: Alma Proebstl, Sangyoung Park, Sebastian Steinhorst and Sa-<br>marjit Chakraborty, TUM, DE                                                                                                     |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1500 | A Low-Complexity Framework for Distributed Energy<br>Market Targeting Smart-Grid<br>Speaker: Kostas Siozios, Dept. of Physics, Aristotle University of Thes-<br>saloniki, GR<br>Authors: Kostas Siozios and Stylianos Siskos, Department of Physics,<br>Aristotle University of Thessaloniki, GR |
| 1530 | Irradiance-Driven Partial Reconfiguration of PV<br>Panels<br>Speaker: Enrico Macii, Politecnico di Torino, IT<br>Authors: Daniele Jahier Pagliari, Sara Vinco, Enrico Macii and Massimo<br>Poncino, Politecnico di Torino, IT                                                                    |
| IPs  | IP3-17                                                                                                                                                                                                                                                                                           |

1600 **Coffee Break** in Exhibition Area

ם

#### Toward Correct and Secure Embedded Systems

#### Room 7 1430-1600

Chair: Todd Austin, University of Michigan, US Co-Chair: Ylies Falcone, University Grenoble Alpes, FR

This session will explore novel techniques for developing embedded systems with strong assurances of correctness and security. The correctness topics explored include verification of execution deadlines and correctness enforcement in the field. The security topics to be explored include efficient behavioral analysis of malware, improved protection of machine learning algorithms from adversarial attacks, and zero-footprint hardware Trojan attacks.

#### 1430 Better Late Than Never Verification of Embedded Systems After Deployment Authors: Martin Ring<sup>1</sup>, Fritjof Bornebusch<sup>1</sup>, Christoph Lüth<sup>1</sup>, Robert Wille<sup>2</sup> and Rolf Drechsler<sup>1</sup> <sup>1</sup>University of Bremen, DE; <sup>2</sup>Johannes Kepler University Linz, AT **Efficient Computation of Deadline-Miss Probability** 1500 and Potential Pitfalls Speaker: Kuan-Hsun Chen, TU Dortmund, DE Authors: Kuan-Hsun Chen, Niklas Ueter, Georg von der Brüggen and Jian-Jia Chen, Technical University of Dortmund, DE FAdeML: Understanding the Impact of Pre-Processing 1515 **Noise Filtering on Adversarial Machine Learning** Speaker: Faiq Khalid, Department of computer engineering, TU Wien, AT Authors: Faiq Khalid<sup>1</sup>, Muhammad Abdullah Hanif<sup>1</sup>, Semeen Rehman<sup>1</sup>, Junaid Qadir<sup>2</sup> and Muhammad Shafique<sup>1</sup> <sup>1</sup>Vienna University of Technology (TU Wien), AT; <sup>2</sup>Information Technology University, Lahore, PK 1530 **Real-Time Anomalous Branch Behavior Inference** with a GPU-inspired Engine for Machine Learning Models Speaker: Hyunyoung Oh, Seoul National University, KR Authors: Hyunyoung Oh<sup>1</sup>, Hayoon Yi<sup>1</sup>, Hyeokjun Choe<sup>1</sup>, Yeongpil Cho<sup>2</sup>, Sungroh Yoon<sup>1</sup> and Yunheung Paek<sup>1</sup> <sup>1</sup>Seoul National University, KR; <sup>2</sup>Soongsil University, KR **TrojanZero: Switching Activity-Aware Design of** 1545 Undetectable Hardware Trojans with Zero Power and Area Footprint Speaker: Imran Abbasi, NUST, PK Authors: Imran Abbasi<sup>1</sup>, Faiq Khalid<sup>2</sup>, Semeen Rehman<sup>2</sup>, Awais Kamboh<sup>1</sup>, Axel Jantsch<sup>2</sup>, Siddharth Garg<sup>3</sup> and Muhammad Shafique<sup>2</sup> <sup>1</sup>NUST, PK; <sup>2</sup>Vienna University of Technology (TU Wien), AT; <sup>3</sup>University of Waterloo, CA IPs IP3-18 1600 Coffee Break in Exhibition Area

| 7.8 | Inspiring |
|-----|-----------|
|     | (part 1)  |

# Inspiring futures! Careers Session @ DATE (part 1)

#### Exhibition Theatre 1430-1600

Organisers: Luca Fanucci, University of Pisa, IT Rossano Massai, University of Pisa, IT Xavier Salazar, Barcelona Supercomputing Center, ES

Moderator: Luca Fanucci, University of Pisa, IT

This session aims to bring together recruiters – mostly companies large and small, as well as universities and research centres – with potential jobseekers in the technology areas covered by DATE and HiPEAC.

The progamme will be tailored to the needs of the students and researchers. It will include:

- career insights and mentoring by the HiPEAC officer for recruitment activities and a careers advisor from a local university
- company pitches
- time for informal networking

| 1430 | Academia or Industry? - or everything! Career and            |
|------|--------------------------------------------------------------|
|      | internship opportunities powered by HiPEAC                   |
|      | Speaker: Xavier Salazar, Barcelona Supercomputing Center, ES |

1445 How to kick start your career in an ever-changing world

Speaker: Antonella Magliocchi, University of Pisa, IT

- 1515 Inspiring Futures @ Infineon Technologies Speaker: Simone Fontanesi, Infineon Technologies, AT
- 1530 Inspiring Futures @ Cadence Speaker: Anton Klotz, Cadence Design Systems, DE
- 1545 Inspiring Futures @ eSilicon Speaker: Fernando De Bernardinis, eSilicon, IT
- 1600 Coffee Break in Exhibition Area
- IP3

# Interactive Presentations

#### Poster Area 1600–1630 supported by Cadence Academic Network

Interactive Presentations run simultaneously during a 30-minute slot. Additionally, each IP paper is briefly introduced in a one-minute presentation in a corresponding regular session.

| IP3-1 | Non-Intrusive Self-Test Library for Automotive Critical |
|-------|---------------------------------------------------------|
|       | <b>Applications: Constraints and Solutions</b>          |

Speaker: Ernesto Sanchez, Politecnico di Torino, IT Authors: Paolo Bernardi<sup>1</sup>, Riccardo Cantoro<sup>1</sup>, Andrea Floridia<sup>1</sup>, Davide Piumatti<sup>1</sup>, Cozmin Pogonea<sup>1</sup>, Annachiara Ruospo<sup>1</sup>, Ernesto Sanchez<sup>1</sup>, Sergio De Luca<sup>2</sup> and Alessandro Sansonetti<sup>2</sup> "Politecnico di Torino, IT; \*STMicroelectronics, IT

- IP3-2 Dependency-Resolving Intra-Unit Pipeline Architecture for High-Throughput Multipliers Speaker: Dae Hyun Kim, Washington State University, US Authors: Jihee Seo and Dae Hyun Kim, Washington State University, US
- IP3-3 A Hardware-Efficient Logarithmic Multiplier with Improved Accuracy

Authors: Mohammad Saeed Ansari, Bruce Cockburn and Jie Han, University of Alberta, CA

78

| IP3-4  | Lightweight hardware support for selective coherence<br>in heterogeneous manycore accelerators<br>Speaker: Alessandro Cilardo, CeRICT, IT<br>Authors: Alessandro Cilardo, Mirko Gagliardi and Vincenzo Scotti, Uni-<br>versity of Naples Federico II, IT                                                                                                                                                                                                                                                                                                                                                    |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IP3-5  | Functional Analysis Attacks on Logic Locking<br>Speaker: Pramod Subramanyan, Indian Institute of Technology Kanpur, IN<br>Authors: Deepak Sirone and Pramod Subramanyan, Indian Institute of<br>Technology Kanpur, IN                                                                                                                                                                                                                                                                                                                                                                                       |
| IP3-6  | SigAttack: New High-level SAT-based Attack on Logic<br>Encryptions<br>Speaker: Hai Zhou, Northwestern University, US<br>Authors: Yuanqi Shen <sup>a</sup> , You Li <sup>1</sup> , Shuyu Kong <sup>2</sup> , Amin Rezaei <sup>1</sup> and Hai Zhou <sup>1</sup><br>"Northwestern University, US; "northwestern university, CN                                                                                                                                                                                                                                                                                |
| IP3-7  | ZeroPowerTouch: Zero-Power Smart Receiver for Touch<br>Communication and Sensing for Internet of Thing<br>and Wearable Applications<br>Speaker: Michele Magno, ETH Zurich, CH<br>Authors: Philipp Mayer, Raphael Strebel and Michele Magno, ETH Zurich, CH                                                                                                                                                                                                                                                                                                                                                  |
| IP3-8  | Tailoring SVM Inference for Resource-Efficient ECG-<br>Based Epilepsy Monitors           Speaker: Lorenzo Ferretti, Università della Svizzera italiana, CH<br>Authors: Lorenzo Ferretti <sup>1</sup> , Giovanni Ansaloni <sup>1</sup> , Laura Pozzi <sup>1</sup> , Amir Amini-<br>far <sup>1</sup> , David Atienza <sup>1</sup> , Leila Cammoun <sup>3</sup> and Philippe Ryvlin <sup>3</sup> <sup>1</sup> USI Lugano, CH; <sup>2</sup> EPFL, CH; <sup>3</sup> Centre Hospitalier Universitaire Vaudois, CH                                                                                                 |
| IP3-9  | An indoor localization system to detect areas causing<br>the freezing of gait in Parkinsonians<br>Speaker: Graziano Pravadelli, Dept. of Computer Science, Univ. of Ve-<br>rona, IT<br>Authors: Florenc Demrozi <sup>a</sup> , Vladislav Bragoi <sup>a</sup> , Federico Tramarin <sup>a</sup> and<br>Graziano Pravadelli <sup>a</sup><br><sup>1</sup> Department of Computer Science, University of Verona, IT; <sup>2</sup> Depart-<br>ment of Information Engineering, University of Padua, IT                                                                                                            |
| IP3-10 | Assembly-Related Chip/Package Co-Design of<br>Heterogeneous Systems Manufactured by Micro-<br>Transfer Printing<br>Speaker: Tilman Horst, Technische Universität Dresden, DE<br>Authors: Robert Fischbach, Tilman Horst and Jens Lienig, Technische<br>Universität Dresden, DE                                                                                                                                                                                                                                                                                                                              |
| IP3-11 | Visual Inertial Odometry At the Edge - A Hardware-<br>Software Co-design Approach for Ultra-low Latency<br>and Power<br>Speaker: Dipan Kumar Mandal, Intel Corporation, IN<br>Authors: Dipan Kumar Mandal', Srivatsava Jandhyala', Om J Omer <sup>1</sup> , Gur-<br>preet S Kalsi <sup>1</sup> , Biji George <sup>1</sup> , Gopi Neela <sup>1</sup> , Santhosh Kumar Rethinagiri <sup>1</sup> ,<br>Sreenivas Subarmoney <sup>1</sup> , Hong Wong <sup>2</sup> , Lance Hacking <sup>2</sup> and Belliappa<br>Kuttanna <sup>2</sup><br><sup>1</sup> Intel Corporation, IN; <sup>2</sup> Intel Corporation, US |
| IP3-12 | CapsAcc: An Efficient Hardware Accelerator for<br>CapsuleNets with Data Reuse<br>Speaker: Alberto Marchisio, Vienna University of Technology (TU Wien), AT<br>Authors: Alberto Marchisio, Muhammad Abdullah Hanif and Muham-<br>mad Shafique, Vienna University of Technology (TU Wien), AT                                                                                                                                                                                                                                                                                                                 |
| IP3-13 | SDCNN: An efficient sparse deconvolutional neural<br>network accelerator on FPGA<br>Speaker: Suk-Ju Kang, Sogang University, KR<br>Authors: Jung-Woo Chang, Keon-Woo Kang and Suk-Ju Kang, Sogang<br>University, KR                                                                                                                                                                                                                                                                                                                                                                                         |

WED

| IP3-14 | A Fine-Grained Soft Error Resilient Architecture under<br>Power Considerations<br>Speaker: Sajjad Hussain, Chair for Embedded Systems, KIT, Karlsruhe, DE<br>Authors: Sajjad Hussain <sup>1</sup> , Muhammad Shafique <sup>3</sup> and Joerg Henkel <sup>1</sup><br>'Karlsruhe Institute of Technology, DE; <sup>1</sup> Vienna University of Technology<br>(TU Wien), AT            |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IP3-15 | Fine-Grained Hardware Mitigation for Multiple Long-<br>Duration Transients on VLIW Function Units<br>Speaker: Angeliki Kritikakou, University of Rennes 1 - IRISA/INRIA, FR<br>Authors: Rafail Psiakis <sup>1</sup> , Angeliki Kritikakou <sup>4</sup> and Olivier Sentieys <sup>3</sup><br><sup>1</sup> Univ Rennes/IRISA/INRIA, FR, <sup>2</sup> INRIA, FR                         |
| IP3-16 | Adaptive Word Reordering for Low-Power Inter-Chip<br>Communication<br>Speaker: Eleni Maragkoudaki, University of Manchester, GB<br>Authors: Eleni Maragkoudaki <sup>1</sup> , Przemyslaw Mroszczyk <sup>2</sup> and Vasilis<br>Pavlidis <sup>3</sup><br><sup>1</sup> University of Manchester, GB; <sup>2</sup> Qualcomm, IE; <sup>3</sup> The University of Man-<br>chester, GB     |
| IP3-17 | Machine-Learning-Driven Matrix Ordering for Power<br>Grid Analysis<br>Speaker: Wenjian Yu, Tsinghua University, CN<br>Authors: Ganqu Cui <sup>3</sup> , Wenjian Yu <sup>4</sup> , Xin Li <sup>3</sup> , Zhiyu Zeng <sup>3</sup> and Ben Gu <sup>3</sup><br><sup>1</sup> Singhua University, CN; <sup>2</sup> Duke University, US; <sup>3</sup> Cadence Design Sys-<br>tems, Inc., US |
| IP3-18 | Assertion-Based Verification through Binary<br>Instrumentation<br>Speaker: Laurence Pierre, Univ. Grenoble Alpes, FR<br>Authors: Enzo Brignon and Laurence Pierre, TIMA Lab (Univ. Grenoble<br>Alpes, CNRS, Grenoble INP), FR                                                                                                                                                        |

#### Special Day on "Embedded Meets Hyperscale and HPC" Panel: What can HPC and hyperscale learn from embedded computing

#### Room 1 1700-1830

#### Co-Chairs:

Christoph Hagleitner, IBM Research Zurich, CH Christian Plessl, Paderborn University, DE

Despite their very different origins, HPC/datacenter technologies and applications face similar challenges than embedded computing. For example, embedded systems have used heterogeneous architectures with specialized co-processors for a very long time due to strict realtime or efficiency constraints. Hence, the EDA community has extensively studied models, algorithms and tools for application analysis, optimization and operation. In contrast, HPC and datacenters applications are designed to harvest the performance of networked, massively parallel but homogeneous computing resources. In this panel, our experts will debate with the audience, what the datacenter and embedded communities can learn from each other.

#### Panelists:

Peter Messmer, NVidia, US Luca Benini, Università di Bologna, IT Boris Grot, University of Edinburgh, GB Jan van Lunteren, IBM Research Zurich, CH Jeffrey S Vetter, Oak Ridge National Laboratory, US Jesus Labarta, Barcelona Supercomputing Center, ES João M. P. Cardoso, University of Porto/FEUP, PT Babak Falsafi, EPFL, CH

80

#### Special Session: Innovative methods for verifying Systems-on-Chip: digital, mixedsignal, security and software

Room 2 1700-1830

Organisers: Subhasish Mitra, Stanford University, US Georges Gielen, KU Leuven, BE

Chair: Ulf Schlichtmann, TUM, DE Co-Chair: Giovanni De Micheli, EPFL, CH

Modern-day integrated circuits can contain several billions of transistors, multiple cores and memories, several analog and mixed-signal blocks, etc. While designing such chips is a huge effort, their verification is a true nightmare. Traditional techniques require extremely long computation times and may fail to capture all bugs in the system. These problems are exacerbated by even more difficult challenges: hardware security (e.g. the recent Spectre/Meltdown attacks stemming from hardware designs), system safety (e.g. for automotive applications), and software complexity (firmware and software form a significant component of complex System-on-Chip). This special session focuses on novel approaches from industry and academia to overcome these seemingly insurmountable outstanding challenges. Most importantly, this session will discuss not only design bugs but also the new challenges (stated above) that design verification must address – major directions for the DATE research community.

- Hardware and firmware verification and validation: an algorithm-to-firmware development methodology Speaker: Henry Cox, MediaTek, US Authors: Henry Cox and Harry Chen, MediaTek, US
   Processor Hardware Security Vulnerabilities and their
- Detection by Unique Program Execution Checking Speaker: Wolfgang Kunz, University of Kaiserslautern, DE Authors: Mohammad Rahmani Fadiheh<sup>1</sup>, Dominik Stoffel<sup>1</sup>, Clark Barrett<sup>2</sup>, Subhasish Mitra<sup>2</sup> and Wolfgang Kunz<sup>4</sup> <sup>4</sup>University of Kaiserslautern, DE, <sup>2</sup>Stanford University, US

#### 1800 Symbolic QED Pre-silicon Verification for Automotive Microcontroller Cores: Industrial Case Study Speaker: Subhasish Mitra, Stanford University, US

Speaker: Subrasish Mitra, Stanford University, US Authors: Eshan Singh<sup>1</sup>, Keerthikumara Devarajegowda<sup>2</sup>, Sebastian Simon<sup>3</sup>, Ralf Schnieder<sup>3</sup>, Karthik Ganesan<sup>1</sup>, Mohammad Fadiheh<sup>4</sup>, Dominik Stoffel<sup>4</sup>, Wolfgang Kunz<sup>4</sup>, Clark Barrett<sup>1</sup>, Wolfgang Ecker<sup>3</sup> and Subhasish Mitra<sup>1</sup>

<sup>±</sup>Stanford University, US; <sup>३</sup>Infineon Technologies AG/Technische Universität Kaiserslautern, DE; <sup>3</sup>Infineon Technologies, DE; <sup>4</sup>Technische Universität Kaiserslautern, DE; <sup>3</sup>Infineon Technologies AG/Technische Universität München, DE

#### 1815 Review of Methodologies for Pre- and Post-Silicon Analog Verification in Mixed-Signal SOCs

Speaker: Georges Gielen, KU Leuven, BE

Authors: Georges Gielen<sup>1</sup>, Nektar Xama<sup>1</sup>, Karthik Ganesan<sup>2</sup> and Subhasish Mitra<sup>2</sup>

<sup>1</sup>KU Leuven, BE; <sup>2</sup>Stanford University, US

#### **Test Preparation and Generation**

#### Room 3 1700-1830

Chair: Matteo Sonza Reorda, Politecnico di Torino, IT Co-Chair: Grzegorz Mrugalski, Mentor, A Siemens Business, PL

Deep Neural Networks and Approximate Circuits are of increasing importance in many applications. They pose completely new challenges with respect to test generation. Promising approaches to face these challenges are presented by papers 1 and 4. Reconfigurable Scan Networks allow flexible access to embedded instruments for post-silicon test, validation and debug or diagnosis. On the other hand this creates security issues that have to be taken into account. Paper 2 provides an approach to guarantee secure data flow. Resynthesis for improving testability is the topic of paper 3.

#### 1700 On Functional Test Generation for Deep Neural Network IPs

Speaker: Bo Luo, The Chinese University of Hong Kong, HK Authors: Bo Luo, Yu Li, Lingxiao Wei and Qiang Xu, The Chinese University of Hong Kong, HK

1730 On Secure Data Flow in Reconfigurable Scan Networks Speaker: Pascal Raiola, University of Freiburg, DE Authors: Pascal Raiola<sup>1</sup>, Benjamin Thiemann<sup>1</sup>, Jan Burchard<sup>2</sup>, Ahmed

Authors: rascar kaloar, Benjamin memaning Jan Burchardy, Ammed Atteya3, Natalia Lylina3, Hans-Joachim Wunderlich3, Bernd Becker4 and Matthias Sauer4

<sup>1</sup>University of Freiburg, DE; <sup>2</sup>Mentor, a Siemens Business, DE; <sup>3</sup>University of Stuttgart, DE

#### 1800 Resynthesis for Avoiding Undetectable Faults Based on Design-for-Manufacturability Guidelines

Speaker: Naixing Wang, Purdue University, US Authors: Naixing Wang', Irith Pomeranz', Sudhakar Reddy', Arani Sinha<sup>3</sup> and Srikanth Venkataraman<sup>3</sup> "Purdue University, US; "University of Iowa, US; <sup>3</sup>Intel, US

#### 1815 Test Pattern Generation for Approximate Circuits Based on Boolean Satisfiability

Speaker: Anteneh Gebregiorgis, Karlsruhe Institute of Technology, DE Authors: Anteneh Gebregiorgis and Mehdi B. Tahoori, Karlsruhe Institute of Technology, DE

8.4

# **Applications of Reconfigurable Computing**

#### Room 4 1700-1830

Chair: Suhaib Fahmy, University of Warwick, GB Co-Chair: Marco Platzner, Paderborn University, DE

This session presents three papers that advance the state of the art in FPGA-based applications for autonomous driving, circuit analysis, and time-series data processing, and one interactive presentation on mapping deep neural networks to multi-FPGA platforms.

#### 1700 Adaptive Vehicle Detection for Real-time Autonomous Driving System

Speaker: Maryam Hemmati, The University of Auckland, NZ Authors: Maryam Hemmati<sup>1</sup>, Morteza Biglari-Abhari<sup>1</sup> and Smail Niar<sup>2</sup> <sup>1</sup>University of Auckland, NZ; <sup>2</sup>University of Valenciennes and Hainaut-Cambresis, FR

#### 1730 An Efficient FPGA-based Floating Random Walk Solver for Capacitance Extraction using SDAccel

Speaker<sup>2</sup> Xin Wei, Fudan University, CN Authors: Xin Wei<sup>2</sup>, Changhao Yan<sup>2</sup>, Hai Zhou<sup>2</sup>, Dian Zhou<sup>2</sup> and Xuan Zeng<sup>4</sup> "Fudan University, CN; <sup>2</sup>Northwestern University, US

# 25—29 MARCH 2019, FLORENCE, ITALY

# WEDNESDAY, 27 MARCH 2019

#### 1800 Accelerating Itemset sampling using satisfiability constraints on FPGA Speaker: Mael Gueguen, Univ Rennes, Inria, CNRS, IRISA, FR Authors: Mael Gueguena, Olivier Sentieurs and Alexandre Termiert

Authors: Mael Guegueri, Olivier Sentieys<sup>2</sup> and Alexandre Termier<sup>4</sup> <sup>1</sup>Univ Rennes, CNRS, IRISA, FR, <sup>2</sup>INRIA, FR

IPs

8.5

#### Don't Forget the Memory

#### Room 5 1700-1830

IP<sub>4-1</sub>

Chair: Christian Pilato, Politecnico di Milano, IT Co-Chair: Olivier Sentieys, INRIA, FR

Multi-core systems demand new solutions to overcome the increasing memory gap and emerging memory technologies still need to find a suitable place in the traditional memory system. This session showcases different proposals covering memory, storage, and OS. The first presentation improves the parallelism of the Open-Channel SSD Linux implementation. The second presentation proposes a method to orchestrate multicore memory requests to maintain the main memory locality. The third presentation proposes a new method to improve directory entry lookup in deep directory structures. An interactive presentation completes the session with a new cache replacement algorithm for NVM disk read caches.

| 1700 | DS-Cache: A Refined Directory Entry Lookup Cache |
|------|--------------------------------------------------|
|      | with Prefix-Awareness for Mobile Devices         |
|      |                                                  |

Speaker: Zhaoyan Shen, Shandong University, CN Authors: Lei Han<sup>1</sup>, Bin Xiao<sup>1</sup>, Xuwei Dong<sup>3</sup>, Zhaoyan Shen<sup>3</sup> and Zili Shao<sup>4</sup> <sup>1</sup>The Hong Kong Polytechnic University, HK; <sup>3</sup>Northwestern Polytechnical University, CN; <sup>3</sup>Shandong University, CN; <sup>4</sup>The Chinese University of Hong Kong, HK

#### 1730 Improving the DRAM Access Efficiency for Matrix Multiplication on Multicore Accelerators

Speaker: Sheng Ma, National University of Defense Technology, CN Authors: Sheng Ma, Yang Guo, Shenggang Chen, Libo Huang and Zhiying Wang, National University of Defense Technology, CN

#### 1800 QBLK: Towards Fully Exploiting the Parallelism of Open-Channel SSDs

Speaker: Hongwei Qin, Wuhan National Laboratory for Optoelectronics, Key Laboratory of Information Storage System, Engineering Research Center of data storage systems and Technology, Ministry of Education of China, School of Computer Science and Technology, Huazhong University, CN

Authors: Hongwei Qin, Dan Feng, Wei Tong, Jingning Liu and Yutong Zhao, Wuhan National Lab for Optoelectronics, CN

IP4-2, IP4-3

IPs

8.6

#### Robotics and Industry 4.0

#### Room 6 1700-1830

Chair: Federica Ferraguti, University of Modena-Reggio, IT Co-Chair: Armin Schoenlieb, Infineon Technologies, AT

This session presents new results in the field of robotics and cyberphysical systems applied to Industry 4.0. The session includes theoretical results as well as evaluation of relevant use-cases.

| 1700 | A methodology for comparative analysis of<br>collaborative robots for Industry 4.0<br>Speaker: Marcello Bonfè, University of Ferrara, IT<br>Authors: Federica Ferraguti <sup>1</sup> , Andrea Pertosa <sup>1</sup> , Cristian Secchi <sup>1</sup> , Cesare<br>Fantuzzi <sup>1</sup> and Marcello Bonfè <sup>2</sup><br><sup>1</sup> University of Modena and Reggio Emilia, IT, <sup>2</sup> University of Ferrara, IT |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1730 | Hybrid Sensing Approach For Coded Modulation<br>Time-of-Flight Cameras<br>Speaker: Armin Schoenlieb, Infineon Technologies, AT<br>Authors: Armin Schoenlieb, Hannes Plank <sup>*</sup> , Christian Steger <sup>2</sup> , Gerald<br>Holweg <sup>1</sup> and Norbert Druml <sup>1</sup><br><sup>1</sup> Infineon Technologies, AT; <sup>2</sup> Graz University of Technology, AT                                        |
| 1800 | <b>Communication-Computation co-Design of</b><br><b>Decentralized Task Chain in CPS Applications</b><br>Speaker: Eli Bozorgzadeh, University of California, Irvine, US<br>Authors: Seyyed Ahmad Razavi, Eli Bozorgzadeh and Solmaz Kia, Univer-<br>sity of California, Irvine, US                                                                                                                                      |
| 1815 | Resource Manager for Scalable Performance in ROS<br>Distributed Environments<br>Speaker: Daisuke Fukutomi, Ritsumeikan University, JP<br>Authors: Daisuke Fukutomi <sup>1</sup> , Takuya Azumi <sup>2</sup> , Shinpei Kato <sup>3</sup> and Nobuhiko<br>Nishio <sup>1</sup><br><sup>4</sup> Ritsumeikan University, JP; <sup>2</sup> Saitama University, JP; <sup>3</sup> The University of<br>Tokyo, JP               |
| IPs  | IP4-4, IP4-5, IP4-6                                                                                                                                                                                                                                                                                                                                                                                                    |

#### 8.7 Embedded hardware architectures for deep neural networks

#### Room 7 1700-1830

Chair: Sandeep Pande, IMEC-NL, NL Co-Chair: Kyuho Lee, Ulsan National Institute of Science and Technology (UNIST), KR

This session presents papers that address various research challenges including optimization of deep neural networks for edge devices, multiplierless neural network acceleration, design space exploration of CNNs on FPGAs and accelerating local binary pattern networks on FPGAs.

| 1700 | Self-Supervised Quantization of Pre-Trained Neural<br>Networks for Multiplierless Acceleration<br>Speaker: Sebastian Vogel, Robert Bosch GmbH, DE<br>Authors: Sebastian Vogel <sup>a</sup> , Jannik Springer <sup>a</sup> , Andre Guntoro <sup>a</sup> and Gerd<br>Ascheid <sup>a</sup><br><sup>a</sup> Robert Bosch GmbH, DE; <sup>a</sup> RWTH Aachen University, DE |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1730 | Multi-objective Precision Optimization of Deep Neural<br>Networks for Edge Devices<br>Speaker: Nhut-Minh Ho, National University of Singapore, SG<br>Authors: Nhut-Minh Ho, Ramesh Vaddi and Weng-Fai Wong, National<br>University of Singapore, SG                                                                                                                    |
| 1800 | Towards Design Space Exploration and Optimization<br>of Fast Algorithms for Convolutional Neural Networks<br>(CNNs) on FPGAs<br>Speaker: Muhammad Adeel Pasha, LUMS, PK<br>Authors: Afzal Ahmad and Muhammad Adeel Pasha, Department of<br>Electrical Engineering, SBASSE, LUMS, PK                                                                                    |
| 1815 | Accelerating Local Binary Pattern Networks with<br>Software Programmable FPGAs<br>Speaker: Jeng-Hau Lin, UC San Diego, US<br>Authors: Jeng-Hau Lin, Atieh Lotfi, Vahideh Akhlaghi, Zhuowen Tu and<br>Rajesh Gupta, UC San Diego, US                                                                                                                                    |
| IPs  | IP4-7, IP4-8, IP4-9                                                                                                                                                                                                                                                                                                                                                    |

K O Z

# Inspiring futures! Careers Session @ DATE (part 2)

Exhibition Theatre 1700-1830

#### Organisers:

Luca Fanucci, University of Pisa, IT Rossano Massai, University of Pisa, IT Xavier Salazar, Barcelona Supercomputing Center, ES

Moderator: Luca Fanucci, University of Pisa, IT

This session aims to bring together recruiters – mostly companies large and small, as well as universities and research centres – with potential jobseekers in the technology areas covered by DATE and HiPEAC.

The progamme will be tailored to the needs of the students and researchers. It will include:

- career insights and mentoring by the HiPEAC officer for recruitment activities and a careers advisor from a local university
- company pitches
- time for informal networking
- 1700 Inspiring Futures @ Microtest Speaker: Eluisa Ghilardi, Microtest, IT
- 1715 Inspiring Futures @ Cobham Gaisler Speaker: Jan Andersson, Cobham Gaisler, SE
- 1730 Inspiring Futures @ IngeniArs Speaker: Camila Giunti, IngeniArs, IT
- 1745 Inspiring Futures @ Intel Speaker: Neslihan Kose Cihangir, Intel, DE

#### Party DATE Party | Networking Event

1930-2300

→ See Page 13

# 25–29 MARCH 2019, FLORENCE, ITALY

# THURSDAY, 28 MARCH 2019

#### Special Day on "Model-Based Design of Intelligent Systems" Session: Experiences from the trenches, model-based design at work

Room 1 0830-1000

Chair: Ingo Sander, KTH, SE Co-Chair: Sander Stuijk, Eindhoven University of Technology, NL

#### 0830 Model Based Design at THALES: The current status and new challenges Speaker and Author: Laurent Rioux, Thales, FR

0900 Model-Based Design for Controls, AI, and Communications in Intelligent Systems Speaker and Author: Pieter Mosterman, Mathworks, US

- 0930 Model Driven Development of TWINSCAN software, but not from scratch Speaker and Author: Ramon Schiffelers, ASML, NL
- 1000 **Coffee Break** in Exhibition Area

#### 9.2

# **High-Level Synthesis**

#### Room 2 0830-1000

Chair: Yuko Hara-Azumi, Tokyo Institute of Technology, JP Co-Chair: Jordi Cortadella, UPC, ES

In this session, we show how high-level synthesis (HLS) can be used to protected IPs and to exploit high-level information to predict the outcome of the physical design. First, the protection of a high-level IP model in a cloud-based synthesis context is discussed by using functional locking. The second talk investigates how the concepts of hardware Trojans can be used during HLS to add watermarks to IPs. A novel approach is then proposed to estimate the routing congestion at physical level during HLS. The interactive presentation discusses how to estimate the hardware cost and the software performance for the hardware/software interface.

| 0830 | Transient Key-based Obfuscation for HLS in an<br>Untrusted Cloud Environment<br>Speaker: Hannah Badier, ENSTA Bretagne, Lab-STICC, Brest, FR<br>Authors: Hannah Badier <sup>3</sup> , Jean-Christophe Le Lann <sup>3</sup> , Philippe Coussy <sup>2</sup><br>and Guy Gogniat <sup>3</sup><br><sup>2</sup> ENSTA Bretagne, FR; <sup>2</sup> Universite de Bretagne-Sud / Lab-STICC, FR; <sup>3</sup> Uni-<br>versité Bretagne Sud, FR |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0900 | High-Level Synthesis of Benevolent Trojans<br>Speaker: Christian Pilato, Politecnico di Milano, IT<br>Authors: Christian Pilato <sup>1</sup> , Kanad Basu <sup>2</sup> , Mohammed Shayan <sup>2</sup> , Francesco<br>Regazzoni <sup>3</sup> and Ramesh Karri <sup>2</sup><br><sup>3</sup> Politecnico di Milano, IT; <sup>2</sup> NYU, US; <sup>3</sup> ALaRI, CH                                                                    |
| 0930 | Machine Learning Based Routing Congestion<br>Prediction in FPGA High-Level Synthesis<br>Speaker: Jieru Zhao, HKUST, CN<br>Authors: Jieru Zhao <sup>1</sup> , Tingyuan Liang <sup>2</sup> , Sharad Sinha <sup>3</sup> and Wei Zhang <sup>4</sup><br><sup>1</sup> Hong Kong University of Science and Technology, HK; <sup>2</sup> HKUST, CN; <sup>3</sup> In-<br>dian Institute of Technology Goa, IN                                 |
| IPs  | IP4-10, IP4-11, IP4-12, IP4-13                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1000 | Coffee Break in Exhibition Area                                                                                                                                                                                                                                                                                                                                                                                                      |

# Special Session: RISC-V or RISK-V? Towards Secure Open Hardware

Room 3 0830-1000

Chair: Georg Sigl, TUM, DE

The end of Moore's law is pushing the renewed interest on entirely new computing and System-on-Chip (SoC) design approaches to meet the requirements of largely diverse applications. Cloud computing, Internet-of-Things and artificial intelligence are pushing the development of a wide variety of complex SoCs that integrate heterogeneous IP hardware components from different providers. Especially when it comes to building complex, highly customized SoCs, it will be desirable that SoC designers could select verified, open source hardware blocks in the same manner that software developers are doing today. Open source hardware opens a path towards an ultra-fast design cycle for complex and highly customized SOCs. RISC-V is a free and open instruction set architecture (ISA), which enables a new era of processor innovation. RISC-V has captured attention of research and industrial communities; however security is still a main concern in this architecture. RISC-V allows the development of open source hardware with hardware security extensions and secure coprocessors able to be checked by many users at the source level. This could be a further driver to create open source secure RISC-V implementations. Such implementations must resist microarchitectural attacks such as Meltdown or Spectre. Currently researchers often try to fix the michroarchitecture security problems in closed source hardware with software, while their origin is in hardware. Open source hardware allows the development of countermeasures open to a wide research community in both hardware and software together, yielding to much more secure and performant solutions. On the other hand unsecure RISC-V implementations pose a major threat on our systems. In order to avoid that RISC-V becomes a security RISK-V, more research and development in both architectural and microarchitectural security solutions is required. This special session focuses on chances and risks offered by open source hardware based on RISC-V. A trend in modern SoCs is the integration of a dedicated security module with its own CPU which is hardened against attacks. RISC-V processors hardened against hardware attacks could be an ideal open source secure element, which can be easily integrated into SOCs, offering a transparent open source trust anchor for SOCs. The first talk will give an example how to secure RISC-V processors against hardware attacks. RISC-V currently lacks security features provided in standard processors such as trusted execution environments or enclaves. While all the known approaches in this area have known weaknesses the open source hardware project offers new chances to improve enclave's security by new concepts. This area will be covered by the second presentation. Security modules usually need accelerators for standardized cryptographic operations. How to integrate security coprocessors in a RISC-V system will be covered by the third talk. The last presentation will give an application example where RISC-V based processors are integrated in a SOC for both, the data processing as a multicore system and one additional as a hardware security module. The session consists of four presentations ranging from isolated on- or off-chip secure elements based on RISC-V, open-source projects for building trusted execution environments (TEE) with secure hardware enclaves based on the RISC-V, design of side-channel and fault attack resistant of crypto accelerators based on RISC-V and an application example using a RISC-V based SOC.

#### 0830 Protecting RISC-V Processors against Physical Side Channel Attacks

Speaker: Stefan Mangard, Graz University of Technology, AT Authors: Thomas Unterluggauer, Robert Schilling, Mario Werner and Stefan Mangard, Graz University of Technology, AT

#### 0900 Sanctorum: A lightweight security monitor for secure enclaves Speaker: Ilia Lebedev, MIT, US

Authors: Ilia Lebedev<sup>1</sup>, Kyle Hogan<sup>1</sup>, Jules Drean<sup>1</sup>, David Kohlbrenner<sup>2</sup>, Dayeol Lee<sup>2</sup>, Krste Asanović<sup>2</sup>, Dawn Song<sup>2</sup> and Srinivas Devadas<sup>1</sup> <sup>1</sup>MIT, US; <sup>2</sup>UC Berkeley, US

# THURSDAY, 28 MARCH 2019

| 0930 | Towards Reliable and Secure Post-Quantum Co-<br>Processor based on RISC-V<br>Speaker: Johanna Sepulveda, TUM, DE<br>Authors: Tim Fritzmann <sup>1</sup> , Uzair Sharif <sup>1</sup> , Daniel Mueller-Gritschneder <sup>1</sup> ,<br>Cezar Rodolfo Wedig Reinbrecht <sup>2</sup> , Ulf Schlichtmann <sup>1</sup> and Johanna<br>Sepulveda <sup>1</sup><br><sup>1</sup> TUM, DE; <sup>2</sup> UFRGS, BR |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0945 | A Security Architecture for RISC-V based IoT Devices<br>Speaker: Matthias Hiller, Fraunhofer AISEC, DE<br>Authors: Lukas Auer <sup>1</sup> , Christian Skubich <sup>2</sup> and Matthias Hiller <sup>4</sup><br><sup>1</sup> Fraunhofer AISEC, DE; <sup>2</sup> Fraunhofer IIS / EAS, DE                                                                                                              |
| 1000 | Coffee Break in Exhibition Area                                                                                                                                                                                                                                                                                                                                                                       |

#### Where do NoC and Machine Learning meet?

#### Room 4 0830-1000

Chair: Masoud Daneshtalab, Mälardalen University, SE Co-Chair: Sébastien Le Beux, Lyon Institute of Nanotechnology, FR

The NoC design is being enhanced using machine intelligence technologies to drive system more efficiently. Denial-of-Service is one attack, caused by a malicious intellectual property core flooding the network, that can affect a NoC. In this session a lightweight and real-time DoS attack detection mechanism will be presented with timely attack detection and minor area and power overhead. Find a trade-offs among error rate, packet retransmission, performance, and energy is a very challenging topic. In this session a proactive fault-tolerant mechanism to optimize energy efficiency and performance with reinforcement learning (RL) will be proposed. Method to exploit the elasticity and noise-tolerance features of deep learning algorithms to circumvent the bottleneck of on-chip inter-core data moving and accelerate their execution will be discussed in this session. This method shows a better interconnects energy efficiency. Taking into account the fact that we can predict the destination of some packets ahead at the network interface we can establishes a highway from the source to the destination built up by reserving virtual channel. This mechanism can reduce the target packets' transfer latency and will be presented in this session.

| 0830 | <b>Real-time Detection and Localization of DoS Attacks</b> |
|------|------------------------------------------------------------|
|      | in NoC based SoCs                                          |

Speaker: Subodha Charles, University of Florida, US Authors: Subodha Charles, Yangdi Lyu and Prabhat Mishra, University of Florida, US

#### 0900 High-performance, Energy-efficient, Fault-tolerant Network-on-Chip Design Using Reinforcement Learning

Speaker: Ke Wang, George Washington University, US Authors: Ke Wang<sup>a</sup>, Ahmed Louri<sup>a</sup>, Avinash Karanth<sup>2</sup> and Razvan Bunescu<sup>2</sup> "George Washington University, US; <sup>2</sup>Ohio University, US

#### Learn-to-Scale: Parallelizing Deep Learning Inference on Chip Multiprocessor Architecture Speaker: Kaiwei Zou, Institute of Computing Technology, Chinese Academy of Sciences, CN Authors: Kaiwei Zou, Ying Wang, Huawei Li and Xiaowei Li, Institute of Computing Technology, Chinese Academy of Sciences, CN Advance Virtual Channel Reservation

Speaker: Boqian Wang, KTH Royal Institute of Technology, SE Authors: Boqian Wang<sup>4</sup> and Zhonghai Lu<sup>2</sup> <sup>1</sup>KTH Royal Institute of Technology, National University of Defense Technology, CN; <sup>2</sup>KTH Royal Institute of Technology, CN

9.4

Coffee Break in Exhibition Area

1000

| 9.5  | Attacking Memory and I/O Bottlenecks                                                                                                                                                                                                                                                                                                                                                                                                               |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | Room 5 0830-1000                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|      | Chair: Leonidas Kosmidis, Barcelona Supercomputing Center, ES<br>Co-Chair: Cristina Silvano, Politecnico di Milano, IT                                                                                                                                                                                                                                                                                                                             |
|      | Focusing on the memory hierarchy and memory and I/O bottlenecks, this<br>session presents new techniques to better exploit the GPU cache mem-<br>ory by using new adaptive compression techniques, by enhancing the<br>GPU cache utilization by exploiting non-frequently accessed blocks, and<br>by proposing a new smart SSD-based I/O caching system. The papers in<br>this section showcase new opportunities for alternative cache solutions. |
| 0830 | SLC: Memory Access Granularity Aware Selective Lossy                                                                                                                                                                                                                                                                                                                                                                                               |
|      | Compression for GPUs                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | Speaker: Sohan Lal, Technical University of Berlin, DE<br>Authors: Sohan Lal, Jan Lucas and Ben Juurlink, Technical University of<br>Berlin, DE                                                                                                                                                                                                                                                                                                    |
| 0900 | LoSCache: Leveraging Locality Similarity to Build                                                                                                                                                                                                                                                                                                                                                                                                  |
|      | Energy-Efficient GPU L2 Cache<br>Speaker: Jingweijia Tan, Jilin University, CN<br>Authors: Jingweijia Tan <sup>3</sup> , Kaige Yan <sup>3</sup> , Shuaiwen Leon Song <sup>3</sup> and Xin Fu <sup>4</sup><br><sup>1</sup> Jilin University, CN; <sup>2</sup> College of Communication Engineering, Jilin Uni-<br>versity, CN; <sup>1</sup> Pacific Northwest National Laboratory, US; <sup>4</sup> University of<br>Houston, US                    |
| 0930 | LBICA: A Load Balancer for I/O Cache Architectures<br>Speaker: Saba Ahmadian, Sharif University of Technology, IR<br>Authors: Saba Ahmadian, Reza Salkhordeh and Hossein Asadi, Sharif<br>University of Technology, IR                                                                                                                                                                                                                             |
| IPs  | IP4-14, IP4-15                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1000 | Coffee Break in Exhibition Area                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 9.6  | Reliability of highly-parallel architectures:<br>an industrial perspective                                                                                                                                                                                                                                                                                                                                                                         |
|      | Room 6 0830-1000                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|      | Chair: Doris Keitel-Schulz, Infineon Technologies, DE<br>Co-Chair: Fabien Clermidy, CEA, FR                                                                                                                                                                                                                                                                                                                                                        |
|      | This session addresses the issues of proving, verifying and enhancing<br>highly-parallel designs on four different application domains ranging<br>from Solid-State-Drive to 5G                                                                                                                                                                                                                                                                     |
| 0830 | AURIX TC277 Multicore Contention Model Integration                                                                                                                                                                                                                                                                                                                                                                                                 |

for Automotive Applications Speaker: Jaume Abella, Barcelona Supercomputing Center (BSC), ES Authors: Enrico Mezzetti<sup>1</sup>, Luca Barbina<sup>2</sup>, Jaume Abella<sup>1</sup>, Stefania Botta<sup>2</sup> and Francisco Cazorla<sup>1</sup> <sup>1</sup>Barcelona Supercomputing Center, ES; <sup>2</sup>Magneti Marelli S.p.A., IT 0900 Seamless SoC Verification Using Virtual Platforms: An **Industrial Case Study** Speaker: Kyungsu Kang, Samsung Electronics, KR Authors: Kyungsu Kang, Sangho Park, Byeongwook Bae, Jungyun Choi, SungGil Lee, Byunghoon Lee and Jong-Bae Lee, Samsung, KR **Multicore Early Design Stage Guaranteed Performance** 0930 **Estimates for the Space Domain** Speaker: Mikel Fernandez, Barcelona Supercomputing Center, ES Authors: Mikel Fernandez, Gabriel Fernandez, Jaume Abella and Francisco Cazorla, Barcelona Supercomputing Center, ES

# THURSDAY, 28 MARCH 2019

| 0945 | <b>Polar Code Decoder Framework</b><br>Speaker: Timo Lehnigk-Emden, Creonic GmbH, DE<br>Authors: Timo Lehnigk-Emden <sup>1</sup> , Matthias Alles <sup>1</sup> , Claus Kestel <sup>2</sup> and Nor-<br>bert Wehn <sup>2</sup><br><sup>1</sup> Creonic GmbH, DE; <sup>2</sup> University of Kaiserslautern, DE                                                                                                                       |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1000 | Coffee Break in Exhibition Area                                                                                                                                                                                                                                                                                                                                                                                                     |
| 9.7  | Runtime Predictability                                                                                                                                                                                                                                                                                                                                                                                                              |
|      | Room 7 0830-1000                                                                                                                                                                                                                                                                                                                                                                                                                    |
|      | Chair: Rolf Ernst, TU Braunschweig, DE<br>Co-Chair: Gerhard Fohler, University of Kaiserslautern, DE                                                                                                                                                                                                                                                                                                                                |
|      | This session includes papers that address the runtime predictability at level of HW and SW. Potential applications are in the area of autonomous systems.                                                                                                                                                                                                                                                                           |
| 0830 | Increasing Accuracy of Timing Models: From CPA to CPA+<br>Speaker: Leonie Köhler, TU Braunschweig, DE<br>Authors: Leonie Köhler <sup>4</sup> , Borislav Nikolic <sup>4</sup> , Marc Boyer <sup>2</sup> and Rolf Ernst <sup>4</sup><br><sup>4</sup> Technische Universität Braunschweig, DE; <sup>2</sup> ONERA, FR                                                                                                                  |
| 0900 | Scratchpad Memories with Ownership<br>Speaker: Martin Schoeberl, Technical Uniersity of Denmark, DK<br>Authors: Martin Schoeberl, Törur Biskopstø Strøm, Oktay Baris and Jens<br>Sparsø, Technical University of Denmark, DK                                                                                                                                                                                                        |
| 0930 | A Container-based DoS Attack-Resilient Control<br>Framework for Real-Time UAV Systems<br>Speaker: Jiyang Chen, University of Illinois at Urbana Champaign, US<br>Authors: Jiyang Chen <sup>1</sup> , Zhiwei Feng <sup>2</sup> , Jen-Yang Wen <sup>1</sup> , Bo Liu <sup>3</sup> and Lui Sha <sup>1</sup><br>'University of Illinois at Urbana-Champaign, US; <sup>2</sup> Northeastern Univer-<br>sity, CN; <sup>3</sup> NVIDIA, US |
| 0945 | An Exact Schedulability Test for Non-Preemptive Self-<br>Suspending Real-Time Tasks<br>Speaker: Mitra Nasri, Delft University of Technology, NL<br>Authors: Beyazit Yalcinkaya <sup>3</sup> , Mitra Nasri <sup>3</sup> and Björn Brandenburg <sup>2</sup><br><sup>3</sup> Max Planck Institute for Software Systems, DE; <sup>3</sup> MPI-SWS, DE                                                                                   |
| 1000 | Coffee Break in Exhibition Area                                                                                                                                                                                                                                                                                                                                                                                                     |
| 9.8  | Special Session: IBM's Qiskit Tool Chain:                                                                                                                                                                                                                                                                                                                                                                                           |

#### Special Session: IBM's Qiskit Tool Chain: Developing for and Working with Real Quantum Computers

Exhibition Theatre 0830-1000

Organiser: Robert Wille, Johannes Kepler University Linz, AT Chair: Robert Wille, Johannes Kepler University Linz, AT

Quantum computers promise substantial speedups over conventional computers for many practical relevant applications such as quantum chemistry, optimization, machine learning, cryptography, quantum simulation, systems of linear equations, and many more. While considered "dreams of the future" for a long time, recent years have shown impressive accomplishments - leading to the first real quantum computers which can be utilized by everyone. A leading force within this development is IBM Research which launched the IBM Q Experience - the first industrial initiative to build universal quantum computers and make them accessible to a broad audience through a cloud access. In the meantime, a worldwide network of Fortune 500 companies, academic institutions, and startups work within this initiative and collaborate to advance quantum computing. This special session aims to foster this potential by introducing Qiskit to the EDA community as well as showcasing suc-

90

# DATE19

# THURSDAY, 28 MARCH 2019

cess stories on how to develop new methods for as well as how to work with the tool - eventually allowing for efficiently and robustly executing algorithms on a real quantum computer. To this end, the special session covers all sides: IBM's own perspective on Qiskit and the IBM Q Experience, the developer view on how to develop new methods for Qiskit (sometimes outperforming IBM's own solutions using EDA expertise), as well as the user-view on how Qiskit and its extensions can be utilized to actually work with quantum computers.

| 0830 | Qiskit: An Overview of the Open-Source Framework<br>for Quantum Computing<br>Author: Yehuda Naveh, IBM Research, US             |
|------|---------------------------------------------------------------------------------------------------------------------------------|
| 0900 | Developing for Qiskit: Introducing EDA Methods into<br>the Toolkit<br>Author: Robert Wille, Johannes Kepler University Linz, AT |
| 0930 | Using Qiskit: NISQ-era Compilation for Qiskit<br>Author: Rod Van Meter, Keio University, JP                                     |

1000 Coffee Break in Exhibition Area

#### IP4 Interactive Presentations

#### Poster Area 1000-1030

supported by Cadence Academic Network

Interactive Presentations run simultaneously during a 30-minute slot. Additionally, each IP paper is briefly introduced in a one-minute presentation in a corresponding regular session.

| IP4-1 | An Efficient Mapping Approach to Large-Scale DNNs<br>on Multi-FPGA Architectures<br>Speaker: Jiaxi Zhang, Peking University, CN<br>Authors: Wentai Zhang <sup>1</sup> , Jiaxi Zhang <sup>1</sup> , Minghua Shen <sup>2</sup> , Guojie Luo <sup>1</sup> and<br>Nong Xiao <sup>3</sup><br><sup>1</sup> Peking University, CN; <sup>2</sup> Sun Yat-sen University, CN; <sup>3</sup> Sun Yat-Sen University, CN                                                              |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IP4-2 | A Write-Efficient Cache Algorithm based on<br>Macroscopic Trend for NVM-based Read Cache<br>Speaker: Ning Bao, Renmin University of China, CN<br>Authors: Ning Bao <sup>4</sup> , Yunpeng Chai <sup>4</sup> and Xiao Qin <sup>2</sup><br><sup>*</sup> Renmin University of China, CN; <sup>2</sup> Auburn University, US                                                                                                                                                  |
| IP4-3 | SRAM Design Exploration with Integrated<br>Application-Aware Aging Analysis<br>Speaker: Alexandra Listl, TUM, DE<br>Authors: Alexandra Listl <sup>3</sup> , Daniel Mueller-Gritschneder <sup>2</sup> , Sani Nassif <sup>3</sup> and<br>Ulf Schlichtmann <sup>2</sup><br><sup>1</sup> Chair of Electronic Design Automation, DE; <sup>2</sup> TUM, DE; <sup>3</sup> Radyalis, US                                                                                           |
| IP4-4 | From Multi-Level to Abstract-based Simulation of a<br>Production Line<br>Speaker: Stefano Centomo, University of Verona, IT<br>Authors: Stefano Centomo, Enrico Fraccaroli and Marco Panato, Univer-<br>sity of Verona, IT                                                                                                                                                                                                                                                |
| IP4-5 | Accurate Dynamic Modelling of Hydraulic<br>Servomechanisms<br>Speaker: Manuel Pencelli, Yanmar R&D Europe S.r.I., IT<br>Authors: Manuel Pencelli <sup>1</sup> , Renzo Villa <sup>2</sup> , Alfredo Argiolas <sup>1</sup> , Gianni Fer-<br>retti <sup>2</sup> , Marta Niccolini <sup>2</sup> , Matteo Ragaglia <sup>1</sup> , Paolo Rocco <sup>2</sup> and Andrea Maria<br>Zanchettin <sup>2</sup><br>"YANMAR R&D EUROPE S.R.L, IT; <sup>2</sup> Politecnico di Milano, IT |
| IP4-6 | Planning with Real-Time Collision Avoidance for<br>Cooperating Agents under Rigid Body Constraint<br>Speaker: Federico Vesentini, University of Verona, IT                                                                                                                                                                                                                                                                                                                |

# DATE19

# K O Z

# THURSDAY, 28 MARCH 2019

Authors: Nicola Piccinelli, Federico Vesentini and Riccardo Muradore, University of Verona, IT

- IP4-7
   The Case for Exploiting Underutilized Resources in Heterogeneous Mobile Architectures

   Speaker: Nikil Dutt, University of California, Irvine, US
   Authors: Chenying Hsieh, Nikil Dutt and Ardalan Amiri Sani, UC Irvine, US
- IP4-8 Online Rare Category Detection for Edge Computing Speaker: Yufei Cui, City University of Hong Kong, HK Authors: Yufei Cui<sup>3</sup>, Qiao Li<sup>3</sup>, Sarana Nutanong<sup>a</sup> and Chun Jason Xue<sup>a</sup> <sup>3</sup>City University of Hong Kong, HK, <sup>2</sup>Vidyasirimedhi Institute of Science and Technology, TH
- IP4-9 RAGra: Leveraging Monolithic 3D ReRAM for Massively-Parallel Graph Processing Speaker: Yu Huang, Huazhong University of Science and Technology, CN

Speaker: Yu Huang, Huazhong University of Science and Technology, CN Authors: Yu Huang, Long Zheng, Xiaofei Liao, Hai Jin, Pengcheng Yao and Chuangyi Gui, Huazhong University of Science and Technology, CN

IP4-10 Accurate Cost Estimation of Memory Systems Inspired by Machine Learning for Computer Vision Speaker: Lorenzo Servadei, Infineon Technologies, DE Authors: Lorenzo Servadei<sup>3</sup>, Elena Zennaro<sup>3</sup>, Keerthikumara Devarajegowda<sup>3</sup>, Martin Manzinger<sup>4</sup>, Wolfgang Ecker<sup>3</sup> and Robert Wille<sup>2</sup> <sup>1</sup>Infineon AG, DE; <sup>3</sup>Johannes Kepler University Linz, AT

 IP4-11
 Practical Causality Handling for Synchronous

 Languages
 Speaker: Steven Smyth, Kiel University, DE

 Authors: Steven Smyth, Alexander Schulz-Rosengarten and Reinhard von Hanxleden, Dept. of Computer Science, Kiel University, DE

- IP4-12
   Application Performance Prediction and Optimization Under Cache Allocation Technology

   Speaker: Vescong Kim, UCSD, US
   Authors: Vescong Kim\*, Ankit More\*, Emily Shriver\* and Tajana Rosing\* University of California San Diego, US; \*Intel, US
- IP4-13 Generalized Matrix Factorization Techniques for Approximate Logic Synthesis Speaker: Sherief Reda, Brown University, US Authors: Soheil Hashemi and Sherief Reda, Brown University, US

#### IP4-14 CARS: A Multi-layer Conflict-Aware Request Scheduler for NVMe SSDs

Speaker: Tianming Yang, Huanghuai University, CN Authors: Tianming Yang<sup>1</sup>, Ping Huang<sup>2</sup>, Weiying Zhang<sup>3</sup>, Haitao Wu<sup>1</sup> and Longxin Lin<sup>4</sup> <sup>1</sup>Huanghuai University, CN; <sup>2</sup>Temple University, US; <sup>3</sup>Northeastern University, CN; <sup>4</sup>Jinan University, CN

#### IP4-15 Queue Based Memory Management Unit for Heterogeneous MPSoCs

Speaker: Robert Wittig, Technische Universität Dresden, DE Authors: Robert Wittig, Mattis Hasler, Emil Matus and Gerhard Fettweis, Technische Universität Dresden, DE

# THURSDAY, 28 MARCH 2019

# 10.1

#### Special Day on "Model-Based Design of Intelligent Systems" Session: Hot topic: Model-Based Machine Learning

|      | Room 1 1100–1230<br>Chair: Andreas Gerstlauer, University of Texas, Austin, US<br>Co-Chair: Patricia Derler, National Instruments, US                                                                                                                                                                                                                                                                                                                                                                                    |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1100 | Embedded Systems' Automation following OMG's<br>Model Driven Architecture Vision<br>Speaker: Wolfgang Ecker, Infineon Technologies, DE<br>Authors: Wolfgang Ecker <sup>1</sup> , Keerthikumara Devarajegowda <sup>2</sup> , Michael<br>Werner <sup>4</sup> , Zhao Han <sup>4</sup> and Lorenzo Servadei <sup>3</sup><br><sup>1</sup> Infineon Technologies AG / TU Munich, DE; <sup>3</sup> Infineon Technologies AG<br>TU Kaiserslautern, DE; <sup>3</sup> Infineon Technologies AG/Johannes Kepler University Linz, DE |
| 1130 | Formal computation models in neuromorphic<br>computing: challenges and opportunities<br>Speaker and Author: Orlando Moreira, GrAl Matter Labs, NL                                                                                                                                                                                                                                                                                                                                                                        |
| 1200 | Automated Signal Processing Design through<br>Bayesian Model-based Machine Learning<br>Speaker and Author: Bert de Vries, GN ReSound, NL                                                                                                                                                                                                                                                                                                                                                                                 |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

1230 Lunch Break in Lunch Area

#### 10.2 Special Session: Enabling Graph Analytics at Extreme Scales: Design Challenges, Advances, and Opportunities

#### Room 2 1100-1230

Organiser: Ananth Kalyanaraman, Washington State University, US Chair: Partha Pande, Washington State University, US

A hot topic special session on enabling extreme scale graph analytics using innovations in algorithms and architectures is proposed. The special session will host three talks by speakers who work at the intersection of graph analytics and high performance computing. Through these talks, the session will cover the spectrum of unique challenges, latest advances, and exciting opportunities for research and development that exist in this emerging research area. The special session will serve as an avenue for discussion of recent advances that have started to show that graph analytics and computer architecture are capable of benefiting from one another and spawning new research directions. The goal is to build a new vibrant community at the intersection of graph analytics and HPC architecture, by fostering an environment conducive to active engagement and exchange of ideas between the two groups.

#### 1100 A Brief Survey of Algorithms, Architectures, and Challenges toward Extreme-scale Graph Analytics

Speaker: Ananth Kalyanaraman, Washington State University, US Authors: Ananth Kalyanaraman and Partha Pratim Pande, Washington State University, US

#### 1130 An Enhanced Parallel Graph Platform for Real-world Data Analytic Workflows

Speaker: John Feo, Pacific Northwest National Laboratory, US Authors: Vito Giovanni Castellana, Maurizio Drocco, John Feo, Andrew Lumsdaine, Joseph Manzano, Andres Marquez, Marco Minutoli, Joshua Suetterlein, Antonino Tumeo and Marcin Zalewski, Pacific Northwest National Laboratory, US

# THURSDAY, 28 MARCH 2019

| 1200 | Scaling up Network Centrality Computations<br>Speaker: Henning Meyerhenke, Humboldt-University Berlin, DE<br>Authors: Henning Meyerhenke and Alexander van der Grinten, Hum-<br>boldt-University Berlin, DE                                                                                                                                                                                                                                                                           |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1230 | Lunch Break in Lunch Area                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 10.3 | System-level Dependability for Multicore<br>and Real-time Systems                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      | Room 3 1100-1230                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|      | Chair: Stefano Di Carlo, Politecnico di Torino, IT<br>Co-Chair: Luca Cassano, Politecnico di Milano, IT                                                                                                                                                                                                                                                                                                                                                                               |
|      | This session covers topics ranging from reliability assessments in hetero-<br>geneous systems, optimization of the availability in real-time systems<br>under permanent and transient faults, as well as fault tolerant tech-<br>niques in many core systems.                                                                                                                                                                                                                         |
| 1100 | Identifying the Most Reliable Collaborative Workload<br>Distribution in Heterogeneous Devices<br>Speaker: Paolo Rech, UFRGS, BR<br>Authors: Gabriel Piscoya Dávila, Daniel Oliveira, Philippe Navaux and<br>Paolo Rech, UFRGS, BR                                                                                                                                                                                                                                                     |
| 1130 | <b>CE-Based Optimization for Real-time System</b><br><b>Availability under Learned Soft Error Rate</b><br>Speaker: Liying Li, East China Normal University, CN<br>Authors: Liying Li <sup>4</sup> , Tongquan Wei <sup>4</sup> , Junlong Zhou <sup>2</sup> , Mingsong Chen <sup>4</sup> and<br>X, Sharon Hu <sup>3</sup><br><sup>4</sup> East China Normal University, CN; <sup>2</sup> Nanjing University of Science and<br>Technology, CN; <sup>3</sup> University of Notre Dame, US |
| 1200 | A Deterministic-Path Routing Algorithm for<br>Tolerating Many Faults on Wafer-Level NoC<br>Speaker: Ying Zhang, Tongji University, CN<br>Authors: Zhongsheng Chen <sup>3</sup> , Ying Zhang <sup>4</sup> , Zebo Peng <sup>2</sup> and Jianhui Jiang <sup>4</sup><br><sup>1</sup> Tongji University, CN; <sup>2</sup> Linköping University, SE                                                                                                                                         |
| IPs  | IP5-1, IP5-2, IP5-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1230 | Lunch Break in Lunch Area                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 10.4 | Disruptive Technologies Ain't Fake News!                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      | Room 4 1100-1230                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|      | Chair: Elena Gnani, Università di Bologna, IT<br>Co-Chair: Aida Todri-Sanial, CNRS-LIRMM, FR                                                                                                                                                                                                                                                                                                                                                                                          |
|      | Wanna see something real? This is the right session that covers a wide variety of disruptive technologies: from wireless 3D integration to photonics and thin film electronics, all the way to quantum computing.                                                                                                                                                                                                                                                                     |
| 1100 | <b>CoDAPT: A Concurrent Data And Power Transceiver for</b><br><b>Fully Wireless 3D-ICs</b><br>Speaker: Benjamin Fletcher, University of Southampton, GB<br>Authors: Benjamin Fletcher <sup>4</sup> , Shidhartha Das <sup>2</sup> and Terrence Mak <sup>1</sup><br><sup>4</sup> University of Southampton, GB; <sup>2</sup> ARM Ltd., GB                                                                                                                                               |
| 1130 | <b>Compiling permutations for superconducting QPUs</b><br>Speaker: Mathias Soeken, EPFL, CH<br>Authors: Mathias Soeken, Fereshte Mozafari, Bruno Schmitt and Gio-<br>vanni De Micheli, EPFL, CH                                                                                                                                                                                                                                                                                       |

THU

# 25—29 MARCH 2019, FLORENCE, ITALY

# THURSDAY, 28 MARCH 2019

| 1200 | Stochastic Computing with Integrated Optics<br>Speaker: Sébastien Le Beux, Ecole Centrale de Lyon, FR<br>Authors: Hassnaa El-Derhalli <sup>a</sup> , Sébastien Le Beux <sup>2</sup> and Sofiene Tahar <sup>4</sup><br><sup>4</sup> Concordia University, CA; <sup>2</sup> Lyon Institute of Nanotechnology, FR                                                                                                                                          |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1215 | Inkjet-Printed True Random Number Generator based<br>on Additive Resistor Tuning<br>Speaker: Ahmet Turan Erozan, Karlsruhe Institute of Technology, DE<br>Authors: Ahmet Turan Erozan <sup>3</sup> , Rajendra Bishnoi <sup>4</sup> , Jasmin Aghassi-<br>Hagmann <sup>2</sup> and Mehdi Tahoori <sup>4</sup><br>'Karlsruhe Institute of Technology, DE; <sup>3</sup> Karlsruhe Institute of Technol-<br>ogy, Offenburg University of Applied Science, DE |
| IPs  | IP5-4                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1230 | Lunch Break in Lunch Area                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 10.5 | SSD and data placement                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

#### Room 5 1100-1230

Chair: Olivier Sentieys, INRIA, FR Co-Chair: Hamid Tabani, Barcelona Supercomputing Center, BSC, ES

This session deals with some solutions to improve memory and storage throughput and latency. The first two papers propose solutions for SSDbased storage while the latter covers data placement and management in CPU-FPGA multicore systems.

| 1100 | HotR: Alleviating Read/Write Interference with Hot                                                                                                                                                                                                                                                                                                                                                                        |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | Read Data Replication for Flash Storage<br>Speaker: Hong Jiang, The University of Texas at Arlington, US<br>Authors: Suzhen Wu <sup>1</sup> , Weiwei Zhang <sup>1</sup> , Bo Mao <sup>3</sup> and Hong Jiang <sup>2</sup><br><sup>2</sup> Xiamen University, CN; <sup>2</sup> The University of Texas at Arlington, US                                                                                                    |
| 1130 | RAFS: A RAID-Aware File System to Reduce the Parity                                                                                                                                                                                                                                                                                                                                                                       |
|      | Update Overhead for SSD RAID<br>Speaker: Chenlei Tang, Huazhong University of Science and Technology, CN<br>Authors: Chenlei Tang <sup>4</sup> , Jiguang Wan <sup>4</sup> , Vifeng Zhu <sup>2</sup> , Zhiyuan Liu <sup>4</sup> , Peng<br>Xu <sup>4</sup> , Fei Wu <sup>4</sup> and Changsheng Xie <sup>4</sup><br><sup>4</sup> Huazhong University of Science and Technology, CN; <sup>2</sup> University of<br>Maine, US |
| 1200 | Automatic data placement for CPU-FPGA                                                                                                                                                                                                                                                                                                                                                                                     |
|      | heterogeneous multiprocessor system-on-chips<br>Speaker: Shiqing Li, Shandong University, CN<br>Authors: Shiqing Li, Yixun Wei and Lei Ju, Shandong University, CN                                                                                                                                                                                                                                                        |
| IPs  | IP5-5                                                                                                                                                                                                                                                                                                                                                                                                                     |

1230 Lunch Break in Lunch Area

# 10.6 Self-adaptive resource management

#### Room 6 1100-1230

Chair: Geoff Merret, University of Southampton, GB Co-Chair: Andy Pimantel, University of Amsterdam, NL

This session covers run-time resource management techniques for multicores, edge computing devices and storage systems. Proposed techniques are based on either machine learning or heuristics.

#### 1100 A Runtime Resource Management Policy for OpenCL Workloads on Heterogeneous Multicores Speaker: Antonio Miele, Politecnico di Miano, IT Arthery Daniela Artificatione Politechico di Miano, IT

Authors: Daniele Angioletti, Francesco Bertani, Cristiana Bolchini, Francesco Cerizzi and Antonio Miele, Politecnico di Milano, IT

# THURSDAY, 28 MARCH 2019

| 1130 | DMRM: Distributed Market-Based Resource<br>Management of Edge Computing Systems<br>Speaker: Dimosthenis Masouros, National Technical University of Ath-<br>ens, GR<br>Authors: Manolis Katsaragakis <sup>1</sup> , Dimosthenis Masouros <sup>1</sup> , Vasileios Tsout-<br>souras <sup>1</sup> , Farzad Samie <sup>1</sup> , Lars Bauer <sup>1</sup> , Joerg Henkel <sup>2</sup> and Dimitrios Soudris <sup>3</sup><br><sup>1</sup> National Technical University of Athens, GR; <sup>1</sup> Karlsruhe Institute of<br>Technology, DE; <sup>3</sup> Democritus University of Thrace, GR |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1200 | Goal-Driven Autonomy for Efficient On-chip Resource<br>Management: Translating Objectives to Goals<br>Speaker: Anil Kanduri, University of Turku, Fl<br>Authors: Elham Shamsa <sup>1</sup> , Anil Kanduri <sup>1</sup> , Amir M. Rahmani <sup>2</sup> , Pasi Lilje-<br>berg <sup>2</sup> , Axel Jantsch <sup>3</sup> and Nikil Dutt <sup>4</sup><br><sup>1</sup> University of Turku, Fl; <sup>2</sup> University of California Irvine & TU Wien, US;<br><sup>3</sup> Vienna University of Technology (TU Wien), AT; <sup>4</sup> UC Irvine, US                                          |
| 1215 | Scrub Unleveling: Achieving High Data Reliability at<br>Low Scrubbing Cost<br>Speaker: Tianming Jiang, Huazhong University of Science and Technol-<br>ogy, CN<br>Authors: Tianming Jiang <sup>1</sup> , Ping Huang <sup>2</sup> and Ke Zhou <sup>1</sup><br>Huazhong University of Science and Technology, CN; <sup>2</sup> Temple Univer-<br>sity, US                                                                                                                                                                                                                                   |
| IPs  | IP5-6, IP5-7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1230 | Lunch Break in Lunch Area                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

# 10.7 Arch

# Architectures for emerging machine learning techniques

#### Room 7 1100-1230

Chair: Sander Stuijk, Eindhoven University of Technology, NL Co-Chair: Marina Zapater, EPFL, CH

The first paper presents a reinforcement learning approach to optimize the accelerator parameters. The second paper showcases how a memory Trojan can be used to attack, and lower the accuracy of a neural network. The last two papers introduce hardware accelerators to improve the energy consumption of the network.

# 1100 Learning to infer: RL-based search for DNN primitive selection on Heterogeneous Embedded Systems

Speaker: Miguel de Prado, HES-SO/ETHZ, CH Authors: Miguel de Prado<sup>3</sup>, Nuria Pazos<sup>2</sup> and Luca Benini<sup>4</sup> <sup>4</sup>Integrated Systems Laboratory, ETH Zurich & Haute Ecole Arc Ingénierie, HES-SO, CH; <sup>4</sup>Haute Ecole Arc Ingénierie, HES-SO, CH

#### 1130 Memory Trojan Attack on Neural Network Accelerators

Speaker: Xing Hu, University of California, Santa Barbara, CN Authors: Yang Zhao<sup>1</sup>, Xing Hu<sup>1</sup>, Shuangchen Li<sup>1</sup>, Jing Ye<sup>2</sup>, Lei Deng<sup>1</sup>, Yu Ji<sup>3</sup>, Jianyu Xu<sup>4</sup>, Dong Wu<sup>3</sup> and Yuan Xie<sup>4</sup>

<sup>4</sup>University of California, Santa Barbara, US; <sup>2</sup>State Key Laboratory of Computer Architecture, Institute of Computing Technology, Chinese Academy of Sciences, CN; <sup>3</sup>Tsinghua University, University of California, Santa Barbara, CN; <sup>4</sup>Tsinghua University, CN

#### 1200 Deep Positron: A Deep Neural Network Using the Posit Number System

Speaker: Zachariah Carmichael, Rochester Institute of Technology, US Authors: Zachariah Carmichael<sup>3</sup>, Hamed F. Langroudi<sup>3</sup>, Char Khazanov<sup>4</sup>, Jeffrey Lillie<sup>4</sup>, John L. Gustafson<sup>2</sup> and Dhireesha Kudithipudi<sup>4</sup> <sup>1</sup>Rochester Institute of Technology, US; <sup>2</sup>National University of Singapore, SG

| 1215 | Learning to Skip Ineffectual Recurrent Computations<br>in LSTMs<br>Speaker: Zhengyun Ji, McGill University, CA |
|------|----------------------------------------------------------------------------------------------------------------|
|      | Authors: Arash Ardakani, Zhengyun Ji and Warren Gross, McGill Uni-<br>versity, CA                              |
| IPs  | IP5-8, IP5-9, IP5-10                                                                                           |
| 1230 | Lunch Break in Lunch Area                                                                                      |

#### 10.8 Europe digitization: Smart Anything Everywhere Initiative & FED4SAE, open calls and success stories

Exhibition Theatre 1100-1230

Organiser: Isabelle Dor, Commissariat à l'énergie atomique et aux énergies alternatives, FR Chair: Marcello Coppola, STMicroelectronics, FR

The goal of Smart Anything Everywhere (SAE) initiative is to support SMEs, start-ups and mid-caps to enhance their products and services through the inclusion of innovative digital technologies. SAE H2020 projects provide one stop-shops to help companies to become more competitive through the adoption of the latest digital technologies. A SME tailored service is now available to provide access to R&D and digital competences, training to develop technical skills, business management support and networking opportunities. Cascade funding is available through SAE open calls, but also 14MS focusing on manufacturing.

FED4SAE project aims at bringing innovative Cyber-Physical System technologies to businesses from any sectors and any companies. The presentation of awarded projects illustrate FED4SAE one-stop-shop to accelerate CPS developments combining i) Access to leading-edge CPS platforms, Advanced Technologies, and Testbeds from Industrials and R&D centers, ii) Technical coaching from domain experts, iii) Innovation Management support, iv) Up to €60k in financial support to innovative companies plus access to further VC funding, v) and Access to potential users and suppliers across value chains throughout Europe. This session will confront the view point of large industrial, RTOs and SMEs and their targeted objectives and impact.

# 1100 SAE, an example of EC initiative to support Europe digitization

Speaker: Isabelle Dor, Commissariat à l'énergie atomique et aux énergies alternatives, FR

#### 1115 SME, RTO, industrial: how SAE support the collaboration Marcello Coppola, STMicroelectronics, FR Michael Setton, Digital Catapult, GB Rosanna Zaza, Alitec Srl, IT Giovanni Gherardi, Energica Motor Company, IT

1230 Lunch Break in Lunch Area

ā

# DATE19

11.0

11.1

# 25–29 MARCH 2019, FLORENCE, ITALY

# THURSDAY, 28 MARCH 2019

# LUNCHTIME KEYNOTE SESSION

Room 1 1320-1350

Chair: Marc Geilen, Eindhoven University of Technology, NL Co-Chair: Sander Stuijk, Eindhoven University of Technology, NL

1320 A Fundamental Look at Models and Intelligence Speaker: Edward Lee, UC Berkeley, US

→ See Page 10

#### Special Day on "Model-Based Design of Intelligent Systems" Session: MBD of Cyber-Physical Systems

#### Room 1 1400-1530

Chair: Eugenio Villar, Universidad de Cantabria, ES Co-Chair: Marc Geilen, Eindhoven University of Technology, NL

#### 1400 Specifying and Evaluating Quality Metrics for Visionbased Perception Systems

Speaker: Jyotirmoy Deshmukh, Arizona State University, US Authors: Adel Dokhanchi, Aniruddh Puranic, Xin Qin, Anand Balakrishnan, Heni Ben Amor, Georgios Fainekos and Jyotirmoy V. Deshmukh, Univ. of Southern California, US

#### 1430 Modeling Cross-Layer Interactions for Designing Certifiable Cyber-Physical Systems Speaker: Samarjit Chakraborty, TUM, DE Authors: Samarjit Chakraborty, James H. Anderson, Martin Becker, Helmut Graeb, Samiran Halder, Ravindra Metta, Lothar Thiele, Stavros

Tripakis and Anand Yeolekar, TUM, DE 1500 Steps toward verified programming of embedded

computing devices Speaker: Jean-Pierre Talpin, INRIA, FR Authors: Jean-Pierre Talpin<sup>4</sup>, Jean-Joseph Marty<sup>4</sup>, Shravan Narayan<sup>2</sup>, Deian Stefan<sup>4</sup> and Rajesh Gupta<sup>4</sup> <sup>4</sup>INRIA, FR; <sup>2</sup>University of California at San Diego, US

1530 Coffee Break in Exhibition Area

11.2

#### Novel techniques in optimization and highlevel modeling of mixed-signal circuits

#### Room 2 1400-1530

Chair: Francisco V. Fernandez, IMSE, ES Co-Chair: Mark Po-Hung Lin, National Chung Cheng University, TW

New techniques are presented for the automated behavioral model generation and efficient numerical-symbolic simulation of analog/mixedsignal circuits. Also a Bayesian optimization approach for efficient analog circuit synthesis is presented.

#### 1400 Behavioral Modeling of Transistor-Level Circuits using Automatic Abstraction to Hybrid Automata

Speaker: Ahmad Tarraf, Goethe University Frankfurt, DE Authors: Ahmad Tarraf and Lars Hedrich, Goethe University Frankfurt, DE

| 1430 | Nubolic Simulation of AMS Systems with Data Flow<br>and Discrete Event Models<br>Speaker: Carna Zivkovic, University of Kaiserslautern, DE<br>Authors: Carna Zivkovic and Christoph Grimm, University of Kaiser-<br>slautern, DE                  |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1500 | Bayesian Optimization Approach for Analog Circuit<br>Synthesis Using Neural Network<br>Speaker: Shuhan Zhang, Fudan University, CN<br>Authors: Shuhan Zhang, Wenlong Lv, Fan Yang, Changhao Yan, Dian<br>Zhou and Xuan Zeng, Fudan University, CN |
| IPs  | IP5-11                                                                                                                                                                                                                                            |
| 1530 | Coffee Break in Exhibition Area                                                                                                                                                                                                                   |

#### Special Session: Rebooting our Computing Models

#### Room 3 1400-1530

Organiser: Pierre-Emmanuel Gaillardon, University of Utah, US Chair: Pierre-Emmanuel Gaillardon, University of Utah, US Co-Chair: Ian O'Connor, Ecole Centrale of Lyon, FR

With the current slowing down of Moore's Law, standard Von Neumann computing architectures are struggling more than ever to sustain the increase of computing needs. While alternative design approaches, such as the use of optimized accelerators or advanced power management techniques are successfully employed in contemporary designs, the trend keeps worsening due to the ever-increasing gap between on-chip and off-chip memory data rates. This trend, known as Von Neumann bottleneck, not only limits the system performance, but also acts nowadays as a limiter of the energy scaling. The quest towards more energy-efficiency requires solutions that disrupt the Von Neumann paradigm. In this hot topic session, we intend to elaborate on disruptive computing models far beyond our current Von Neumann computing model. Three talks will be provided: The first talk, from researchers from TU Delft, will cover quantum computing from the most basic physics to the practicalities of making a useful computer, including micro architecture and programming language). The second talk, from researchers from the University of Notre Dame, Georgia Tech and Penn State, will present new ways of computing using intrinsic oscillators. The third talk, from researchers from The University of California San Diego, will focus on memcomputing where self-organizing logic gates can be employed to solve complex computing problems very efficiently. In addition to provide a clear perspective to the DATE community beyond the currently hot novel architectures, such as neuromorphic or in-memory computing, this proposal also serve the purpose of tightening the link between DATE and the EDA community at large with the mission and roles of the IEEE Rebooting Computing Initiative - https://rebootingcomputing.ieee.org - that endorses it. We believe it will stimulate the EDA researchers to look into new grounds to develop their activities.

#### 1400 From Qubit to Computer

Authors: Koen Bertels and Carmen G. Almudever, TU Delft, NL

- 1430 Intrinsic Computing using weakly coupled oscillators Author: Nagadastagiri Reddy, Penn State, US
- 1500 The Memcomputing Paradigm Author: Massimiliano Di Ventra, UCSD, US

1530 Coffee Break in Exhibition Area

# 25—29 MARCH 2019, FLORENCE, ITALY

# THURSDAY, 28 MARCH 2019

| Learning | Gets | Smarter     |
|----------|------|-------------|
| 10000000 |      | Darrout COL |

Room 4 1400-1530

Chair: Yuanqing Cheng, Beihang University, CN Co-Chair: Mariagrazia Graziano, Politecnico di Torino, IT

Come and learn how emerging technologies enable deep learning and beyond for a wide range of applications: from industry speech recognition in industrial cloud computing to drones at the edge.

1400

11.4

#### NeuADC: Neural Network-Inspired RRAM-Based Synthesizable Analog-to-Digital Conversion with Reconfigurable Quantization Support

Speaker: Xuan Zhang, Washington University St. Louis, US Authors: Weidong Cao, Xin He, Ayan Chakrabarti and Xuan Zhang, Washington University, US

#### 1430 Holylight: A Nanophotonic Accelerator for Deep Learning in Data Centers

Speaker: Weichen Liu, School of Computer Science and Engineering, Nanyang Technological University, Singapore, CN Authors: Weichen Liu<sup>4</sup>, Wenyang Liu<sup>2</sup>, Yichen Ye<sup>3</sup>, Qian Lou<sup>4</sup>, Yiyuan Xie<sup>3</sup> and Lei Jiang<sup>4</sup> <sup>4</sup>Nanyang Technological University, SG; <sup>2</sup>College of Computer Science, Chongqing University, CN; <sup>3</sup>College of Electronics and Information Engineering, Southwest University, CN; <sup>4</sup>Opartment of Intelligent Systems Engineering, Indiana University, US; <sup>3</sup>Indiana University Bloomington, US

1500 Transfer and Online Reinforcement Learning in STT-MRAM Based Embedded Systems for Autonomous Drones

> Speaker: Insik Yoon, Georgia Institute of Technology, US Authors: Insik Yoon<sup>1</sup>, Aqeel Anwar<sup>1</sup>, Titash Rakshit<sup>2</sup> and Arijit Raychowdhury<sup>1</sup> <sup>1</sup>Georgia Institute of Technology, US; <sup>2</sup>Samsung, US

#### 1515 AIX: A high performance and energy efficient inference accelerator on FPGA for a DNN-based commercial speech recognition

Speaker: Minwook Ahn, SK Telecom, KR

Authors: Minwook Ahn, Seok Joong Hwang, Wonsub Kim, Seungrok Jung, Yeonbok Lee, Mookyoung Chung, Woohyung Lim and Youngjoon Kim, SK Telecom, KR

1530 Coffee Break in Exhibition Area

#### Vitello e Mozzarella alla Fiorentina: Virtualization, Multicore, and Fault-Tolerance

#### Room 5 1400-1530

Chair: Philippe Coussy, Universite de Bretagne-Sud / Lab-STICC, FR Co-Chair: Michael Glass, Ulm University, DE

This session showcases innovation solutions for optimizing the performance of multiprocessors and virtual machines, as well as fault-tolerant deep neural networks (DNNs). The first paper presents an approach to improve virtual-machine (VM) performance in scenarios where multiple VMs share a single physical storage device. The second paper applies formal (ILP-based) and heuristic techniques to the problem of scheduling approximate computing tasks in asymmetric multiprocessors containing cores with different performance/power trade-offs. The third paper introduces techniques to improve the robustness of DNNs to bit-flip errors, such as those due to single-event-upsets in space and military applications. Two interactive presentations round out the session, with the first being on task and data migration in virtualized multiprocessors, and the second on how to optimize the performance of machine learning tasks in compute clusters.

11.5

| 1400 | VM-aware Flush Mechanism for Mitigating Inter-VM<br>I/O Interference<br>Speaker: Taehyung Lee, Sungkyunkwan University, KR<br>Authors: Taehyung Lee, Minho Lee and Young Ik Eom, Sungkyunkwan<br>University, KR                                                                                                          |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1430 | An Efficient Bit-Flip Resilience Optimization Method<br>for Deep Neural Networks<br>Speaker: Christoph Schorn, Robert Bosch GmbH, DE<br>Authors: Christoph Schorn <sup>3</sup> , Andre Guntoro <sup>4</sup> and Gerd Ascheid <sup>2</sup><br><sup>1</sup> Robert Bosch GmbH, DE; <sup>2</sup> RWTH Aachen University, DE |
| 1500 | Approximation-aware Task Deployment on<br>Asymmetric Multicore Processors<br>Speaker: Lei Mo, INRIA, FR<br>Authors: Lei Mo <sup>1</sup> , Angeliki Kritikakou <sup>2</sup> and Olivier Sentieys <sup>1</sup><br><sup>1</sup> INRIA, FR, <sup>1</sup> RISA/INRIA, Univ. Rennes, FR                                        |
| IPs  | IP5-12, IP5-13                                                                                                                                                                                                                                                                                                           |

1530 Coffee Break in Exhibition Area

#### 11.6 Design Automation Solutions for Microfluidic Platforms and Tasks

Room 6 1400-1530

Chair: Robert Wille, Johannes Kepler University Linz, AT Co-Chair: Andy Tyrrell, University of York, GB

The session provides talks on design automation for microfluidic devices which covers both, a wide range of different platforms and tasks. More precisely, the presentations are covering platforms such as biochips based on micro-electrode-dot arrays (MEDA biochips), flow-based biochips, and Programmable Microfluidic Devices (PMDs). The covered tasks include parameter space exploration, physical synthesis, and washing. This variety makes this session ideal for both, experts already working in the area and interest in the latest results but also researchers who are curios about this domain and want to get a closer insight.

| 1400        | BioScan: Parameter-Space Exploration of Synthetic<br>Biocircuits Using MEDA Biochips<br>Speaker: Mohamed Ibrahim, Intel Corporation, US<br>Authors: Mohamed Ibrahim <sup>4</sup> , Bhargab Bhattacharya <sup>2</sup> and Krishnendu<br>Chakrabarty <sup>a</sup><br><sup>4</sup> Duke University, US; <sup>2</sup> Indian Statistical Institute, Kolkata, IN                                                                                                  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1430        | Physical Synthesis of Flow-Based Microfluidic<br>Biochips Considering Distributed Channel Storage<br>Speaker: Xing Huang, National Tsing Hua University, TW<br>Authors: Zhisheng Chen <sup>1</sup> , Xing Huang <sup>2</sup> , Wenzhong Guo <sup>1</sup> , Bing Li <sup>3</sup> , Tsung-<br>Yi Ho <sup>2</sup> and Ulf Schlichtmann <sup>3</sup><br><sup>4</sup> Fuzhou University, CN; <sup>4</sup> National Tsing Hua University, TW; <sup>3</sup> TUM, DE |
| 1500<br>IPs | Block-Flushing: A Block-based Washing Algorithm for<br>Programmable Microfluidic Devices<br>Speaker: Bing Li, TUM, DE<br>Authors: Yu-Huei Lin <sup>2</sup> , Tsung-Yi Ho <sup>2</sup> , Bing Li <sup>2</sup> and Ulf Schlichtmann <sup>2</sup><br><sup>1</sup> National Tsing Hua University, TW; <sup>2</sup> TUM, DE<br>Up: 14. Up: 15. DE 16                                                                                                              |
| 15          | IP5-14, IP5-15, IP5-16                                                                                                                                                                                                                                                                                                                                                                                                                                       |

1530 Coffee Break in Exhibition Area

Ĩ

# THURSDAY, 28 MARCH 2019

| Ľ | 2 |
|---|---|
|   | i |
| Π | l |
| _ | 2 |
| C | ) |
|   |   |
|   |   |

11.7

# **Extending Scheduling Schemes**

#### Room 7 1400-1530

Chair: Marco Di Natale, Scuola Superiore Sant'Anna of Pisa, IT Co-Chair: Mitra Nasri, TU Delft, NL

This session presents papers with generalization of fixed-priority, global EDF, and applications to synchronous data flows.

#### 1400 Analyzing GEDF Scheduling for Parallel Real-Time Tasks with Arbitrary Deadlines

Speaker: Xu Jiang, The Hong Kong Polytechnic University, HK Authors: Xu Jiang<sup>1</sup>, Nan Guan<sup>1</sup>, Di Liu<sup>2</sup> and Weichen Liu<sup>3</sup> <sup>1</sup>The Hong Kong Polytechnic University, HK; <sup>2</sup>Yunnan University, CN; <sup>3</sup>Nanyang Technological University, SG

#### 1430 Simple and General Methods for Fixed-Priority **Schedulability in Optimization Problems** Speaker: Paolo Pazzaglia, Scuola Superiore Sant Anna, Pisa, IT Authors: Paolo Pazzaglia, Alessandro Biondi and Marco Di Natale, Scuola Superiore Sant'Anna, IT 1500 Hard Real-Time Scheduling of Streaming Applications

#### Modeled as Cyclic CSDF Graphs Speaker: Sobhan Niknam, Leiden University, NL Authors: Sobhan Niknam, Peng Wang and Todor Stefanov, Leiden University, NL

- Coffee Break in Exhibition Area 1530
- 11.8

# **Development and Verification (part 1)**

An Industry Approach to FPGA/ARM System

#### Exhibition Theatre 1400-1530

#### Organiser and Speaker: John Zhao, MathWorks, US

MATLAB and Simulink provide a rich environment for embedded-system development, with libraries of proven, specialized algorithms ready to use for specific applications. The environment enables a model-based design workflow for fast prototyping and implementation of the algorithms on heterogeneous embedded targets, such as MPSoC. A systemlevel design approach enables architectural exploration and partitioning, as well as coordination between SW and HW development workflows. Functional verification throughout the design process improves coverage and test-case generation while reducing the time and resources reauired.

In this set of tutorial sessions, you will learn

- · How to evaluate hardware and software system architectures using latest feature in Simulink
- · How to implement an application that leverages the FPGA and ARM core of a Zyng SOC
- · The flexibility and diversity of the approach through examples that include prototyping a motor control algorithm and a video-processing algorithm.
- A HW/SW co-design workflow that combines system level design and simulation with automatic code generation

1530 Coffee Break in Exhibition Area

#### IP5 Interactive Presentations

Poster Area 1530–1600 supported by Cadence Academic Network

Interactive Presentations run simultaneously during a 30-minute slot. Additionally, each IP paper is briefly introduced in a one-minute presentation in a corresponding regular session.

#### IP5-1 Thermal-Awareness in a Soft Error Tolerant Architecture

Speaker: Sajjad Hussain, Chair for Embedded Systems, KIT, DE Authors: Sajjad Hussain<sup>\*</sup>, Muhammad Shafique<sup>2</sup> and Joerg Henkel<sup>1</sup> <sup>1</sup>Karlsruhe Institute of Technology, DE; <sup>2</sup>Vienna University of Technology (TU Wien), AT

#### IP5-2 A software-level Redundant MultiThreading for Soft/ Hard Error Detection and Recovery

Speaker: Hwisoo So, Yonsei University, KR Authors: Moslem Didehban<sup>1</sup>, HwiSoo So<sup>2</sup>, Aviral Shrivastava<sup>1</sup> and Kyoungwoo Lee<sup>2</sup> Yarizona State University, US; <sup>2</sup>Yonsei University, KR

#### IP5-3 Common-Mode Failure Mitigation: Increasing Diversity through High-Level Synthesis

Speaker: Farah Naz Taher, University of Texas at Dallas, US Authors: Farah Naz Taher', Matthew Joslin', Anjana Balachandran², Zhiqi Zhu¹ and Benjamin Carrion Schaefer¹ "The University of Texas at Dallas, US; <sup>2</sup>The Hong Kong Polytechnic University, HK

#### IP5-4 Exploiting Wavelength Division Multiplexing for Optical Logic Synthesis

Speaker: David Z. Pan, University of Texas, Austin, US Authors: Zheng Zhao<sup>1</sup>, Derong Liu<sup>2</sup>, Zhoufeng Ying<sup>1</sup>, Biying Xu<sup>1</sup>, Chenghao Feng<sup>1</sup>, Ray T. Chen<sup>1</sup> and David Z. Pan<sup>1</sup> 'University of Texas, Austin, US; <sup>2</sup>Cadence Design Systems, US

#### IP5-5 IgnoreTM: Opportunistically Ignoring Timing Violations for Energy Savings using HTM

Speaker: Dimitra Papagiannopoulou, University of Massachusetts Lowell, US Authors: Dimitra Papagiannopoulou<sup>4</sup>, Sungseob Whang<sup>2</sup>, Tali Moreshet<sup>3</sup> and Iris Bahar<sup>4</sup> <sup>1</sup>University of Massachusetts Lowell, US; <sup>2</sup>CloudHealth Technologies, US; <sup>3</sup>Boston University, US; <sup>4</sup>Brown University, US

#### IP5-6 Using Machine Learning for Quality Configurable Approximate Computing

Speaker: Mahmoud Masadeh, Concordia University, CA Authors: Mahmoud Masadeh, Osman Hasan and Sofiene Tahar, Department of Electrical and Computer Engineering, Concordia University, Montreal, Quebec, CA

#### IP5-7 Prediction-Based Task Migration on S-NUCA Many-Cores

Speaker: Martin Rapp, Karlsruhe Institute of Technology, DE Authors: Martin Rapp<sup>1</sup>, Anuj Pathania<sup>1</sup>, Tulika Mitra<sup>2</sup> and Joerg Henkel<sup>1</sup> <sup>1</sup>Karlsruhe Institute of Technology, DE; <sup>2</sup>National University of Singapore, SG

#### IP5-8 Design of Hardware-Friendly Memory Enhanced Neural Networks

Speaker: Ann Franchesca Laguna, University of Notre Dame, US Authors: Ann Franchesca Laguna, Michael Niemier and X, Sharon Hu, University of Notre Dame, US

#### IP5-9 Energy-Efficient Inference Accelerator for Memory-Augmented Neural Networks on an FPGA

Speaker: Seongsik Park, Seoul National University, KR Authors: Seongsik Park, Jaehee Jang, Seijoon Kim and Sungroh Yoon, Seoul National University, KR

# THURSDAY, 28 MARCH 2019

| IP5-10 | HDCluster: An Accurate Clustering Using Brain-<br>Inspired High-Dimensional Computing<br>Speaker: Mohsen Imani, University of California, San Diego, US<br>Authors: Mohsen Imani, Yeseong Kim, Thomas Worley, Saransh Gupta<br>and Tajana Rosing, University of California San Diego, US                                                                                                                                                                                                                                                                                                                               |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IP5-11 | Finding All DC Operating Points Using Interval-<br>Arithmetic Based Verification Algorithms<br>Speaker: Itrat A. Akhter, University of British Columbia, CA<br>Authors: Itrat Akhter, Justin Reiher and Mark Greenstreet, University of<br>British Columbia, CA                                                                                                                                                                                                                                                                                                                                                        |
| IP5-12 | GENIE: QoS-guided Dynamic Scheduling for CNN-<br>based Tasks on SME Clusters<br>Speaker: Zhaoyun Chen, National University of Defense Technology, CN<br>Authors: Zhaoyun Chen, Lei Luo, Haoduo Yang, Jie Yu, Mei Wen and Chu-<br>nyuan Zhang, National University of Defense Technology, CN                                                                                                                                                                                                                                                                                                                            |
| IP5-13 | Adiabatic Implementation of Manchester Encoding<br>for Passive NFC System<br>Speaker: Sachin Maheshwari, University of Westminster, GB<br>Authors: Sachin Maheshwari <sup>3</sup> and Izzet Kale <sup>2</sup><br><sup>4</sup> university of Westminster, GB                                                                                                                                                                                                                                                                                                                                                            |
| IP5-14 | A Pulse Width Modulation based Power-elastic and<br>Robust Mixed-signal Perceptron Design<br>Speaker: Sergey Mileiko, MR, GB<br>Authors: Sergey Mileiko <sup>1</sup> , Rishad Shafik <sup>1</sup> , Alex Yakovlev <sup>1</sup> and Jonathan<br>Edwards <sup>2</sup><br><sup>1</sup> Newcastle University, GB; <sup>2</sup> Temporal Computing, GB                                                                                                                                                                                                                                                                      |
| IP5-15 | Fault Localization in Programmable Microfluidic<br>Devices<br>Speaker: Ulf Schlichtmann, TUM, DE<br>Authors: Alessandro Bernardini, Chunfeng Liu, Bing Li and Ulf Schlicht-<br>mann, TUM, DE                                                                                                                                                                                                                                                                                                                                                                                                                           |
| IP5-16 | Thermal Sensing Using Micro-ring Resonators in<br>Optical Network-on-Chip<br>Speaker: Mengquan Li, Chongqing University, CN<br>Authors: Weichen Liu <sup>2</sup> , Mengquan Li <sup>2</sup> , Wanli Chang <sup>3</sup> , Chunhua Xiao <sup>2</sup> ,<br>Yiyuan Xie <sup>4</sup> , Nan Guan <sup>3</sup> and Lei Jiang <sup>6</sup><br><sup>*</sup> Nanyang Technological University, SG; <sup>2</sup> Chongqing University, CN; <sup>3</sup> Uni-<br>versity of York, GB; <sup>4</sup> Southwest University, CN; <sup>3</sup> Hong Kong Polytechnic<br>University, HK; <sup>4</sup> Indiana University Bloomington, US |
| 12.1   | Special Day on "Model-Based Design of<br>Intelligent Systems" Session: MBD of Safe<br>and Secure Systems<br>Room 1 1600-1730                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | Chair: Frédéric Mallet, Université Nice Sophia Antipolis, FR<br>Co-Chair: Marc Geilen, Eindhoven University of Technology, NL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1600   | Semantic Integration Platform for Cyber-Physical<br>System Design<br>Speaker: Qishen Zhang, Institute for Software Integrated Systems Van-<br>derbilt University, US<br>Authors: Qishen Zhang, Ted Bapty, Tamas Kecskes and Janos Sztipano-<br>vits, Vanderbilt University, US                                                                                                                                                                                                                                                                                                                                         |
| 1630   | Worst-Case Cause-Effect Reaction Latency in Systems<br>with Non-Blocking Communication<br>Speaker: Yi Wang, Uppsala University, SE<br>Authors: Jakaria Abdullah, Gaoyang Dai and Yi Wang, Uppsala Univer-<br>sity, SE                                                                                                                                                                                                                                                                                                                                                                                                  |

Ξ

# 25—29 MARCH 2019, FLORENCE, ITALY

### THURSDAY, 28 MARCH 2019

| 1 | 7 | 0 | 0 |  |
|---|---|---|---|--|
|   |   |   |   |  |

#### Harmonizing Safety, Security and Performance Requirements in Embedded Systems

Speāker: Ludovic Apvrille, LTCI, Télécom ParisTech, Université Paris-Saclay, FR Authors: Ludovic Apvrille and Letitia Li, Télécom ParisTech, FR

# 12.2 The Art of Synthesizing Logic

#### Room 2 1600-1730

Chair: Cortadella Jordi, UPC, ES Co-Chair: Tiziano Villa, University of Verona, IT

The recent progress in logic synthesis is presented in this session. The research targets new emerging applications of synthesis and extends the current computing limits of logic synthesis. The first paper introduces an approximate synthesis algorithm for realizing a logic function on a lattice using Boolean satisfiability. The second paper presents a scalable Boolean optimization flow including enhancements to difference-based resubstitution, AIG optimization and kerneling. The third paper improves exact logic synthesis techniques and integrates them into a scalable generic logic rewriting algorithm. The fourth paper proposes a polynomialtime algorithm for computing the closest symmetric approximation for a Boolean function.

| 1600 | A Satisfiability-Based Approximate Algorithm for        |
|------|---------------------------------------------------------|
|      | Logic Synthesis Using Switching Lattices                |
|      | Speaker: Levent Aksoy, Istabul Technical University, TR |

Authors: Levent Aksoy and Mustafa Altun, Istanbul Technical University, TR

#### Scalable Boolean Methods in a Modern Synthesis Flow Speaker: Eleonora Testa, EPFL, CH Authors: Eleonora Testa<sup>1</sup>, Luca Amaru<sup>2</sup>, Mathias Soeken<sup>1</sup>, Alan Mishchenko<sup>3</sup>, Patrick Vuillod<sup>3</sup>, Jiong Luo<sup>2</sup>, Christopher Casares<sup>2</sup>, Pierre-Emmanuel Gaillardon<sup>4</sup> and Giovanni De Micheli<sup>1</sup> <sup>1</sup>EPFL, CH; <sup>2</sup>Synopsys Inc., US; <sup>3</sup>UC Berkeley, US; <sup>4</sup>University of Utah, US On-the-fly and DAG-aware: Rewriting Boolean Networks with Exact Synthesis

#### Networks with Exact Synthesis Speaker: Heinz Riener, EPFL, CH Authors: Heinz Riener<sup>1</sup>, Winston Haaswijk<sup>1</sup>, Alan Mishchenko<sup>2</sup>, Giovanni De Micheli<sup>1</sup> and Mathias Soeken<sup>1</sup> <sup>1</sup>EPFL, CH; <sup>2</sup>UC Berkeley, US

#### 1715 Approximate Logic Synthesis by Symmetrization Speaker: Anna Bernasconi, Universita, IT Authors: Anna Bernasconi<sup>1</sup>, Valentina Ciriani<sup>2</sup> and Tiziano Villa<sup>3</sup> <sup>1</sup>Università di Pisa, IT; <sup>2</sup>Università degli Studi di Milano, IT; <sup>3</sup>Dipartimento d'Informatica, Università di Verona, IT

# 12.3 Aging, calibration circuits and yield

#### Room 3 1600-1730

#### Chair: Hank Walker, TAMU, US Co-Chair: Naghmeh Karimi, University of Maryland Baltimore county, US

This session discusses methods to mitigate defects, faults, variability and reliability.

#### 1600 Package and Chip Accelerated Aging Tests for Power **MOSFET Reliability Evaluation** Speaker: Tingyou Lin, Department of LAD Technology, Vanguard International Semiconductor, TW

THURSDAY, 28 MARCH 2019

Authors: Tingyou Lin<sup>1</sup>, Chauchin Su<sup>1</sup>, Chung-Chih Hung<sup>1</sup>, Karuna Nidhi<sup>2</sup>, Chily Tu<sup>2</sup> and Shao-Chang Huang<sup>2</sup> <sup>1</sup>National Chiao Tung University, TW; <sup>2</sup>Vanguard International Semiconductor Corporation, TW

#### 1630 **Bayesian Optimized Importance Sampling for High Sigma Failure Rate Estimation**

Speaker: Dennis Weller, Karlsruhe Institute of Technology, DE Authors: Dennis Weller, Michael Hefenbrock, Mohammad Saber Golanbari, Michael Beigl and Mehdi Tahoori, Karlsruhe Institute of Technology, DF

#### Wafer-Level Adaptive Vmin Calibration Seed 1700 Forecasting

Speaker: Yiorgos Makris, The University of Texas at Dallas, US Authors: Constantinos Xanthopoulos<sup>1</sup>, Deepika Neethirajan<sup>1</sup>, Sirish Boddikurapati<sup>2</sup>, Amit Nahar<sup>2</sup> and Yiorgos Makris<sup>1</sup> <sup>1</sup>The University of Texas at Dallas, US; <sup>2</sup>Texas Instruments Inc., US

#### 1715 Single-event double-upset self-recoverable and singleevent transient pulse filterable latch design for low power applications

Speaker: Aibin Yan, Anhui University, CN Authors: Aibin Yan<sup>1</sup>, Yuanjie Hu<sup>1</sup>, Jie Song<sup>1</sup> and Xiaoqing Wen<sup>2</sup> <sup>1</sup>Anhui University, CN; <sup>2</sup>Kyushu Institute of Technology, JP



#### **Design and Optimization for Low-Power** Applications

#### Room 4 1600-1730

Chair: Giuseppe Tagliavini, Università di Bologna, IT Co-Chair: Jan Madsen, Technical University of Denmark, DK

This session explores low-power design from different point of views, from neural network based scheduling of multicores and image processing, to ultra low-power for near-threshold computing and continuous monitoring IoT sensors.

| 1600 | Dynamic Scheduling on Heterogeneous Multicores<br>Speaker: Ann Gordon-Ross, University of Florida, US<br>Authors: Ayobami Edun, Ruben Vazquez, Ann Gordon-Ross and Greg<br>Stitt, University of Florida, US                                                                                                                                                      |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1630 | Selecting the Optimal Energy Point in Near-Threshold<br>Computing<br>Speaker: Sami Salamin, Karlsruhe Institute of Technology (KIT), DE<br>Authors: Sami Salamin, Hussam Amrouch and Joerg Henkel, Karlsruhe<br>Institute of Technology, DE                                                                                                                      |
| 1700 | Exploration and Design of Low-Energy Logic Cells for 1<br>kHz Always-on Systems<br>Speaker: Maxime Feyerick, ESAT-MICAS, KU Leuven, BE<br>Authors: Maxime Feyerick, Jaro De Roose and Marian Verhelst, KU<br>Leuven, BE                                                                                                                                          |
| 1715 | Enabling Energy-Efficient Unsupervised Monocular<br>Depth Estimation on ARMv7-Based Platforms<br>Speaker: Antonio Cipolletta, Politecnico di Torino, IT<br>Authors: Valentino Peluso <sup>3</sup> , Antonio Cipolletta <sup>4</sup> , Andrea Calimera <sup>4</sup> , Mat-<br>teo Poggi <sup>2</sup> , Fabio Tosi <sup>2</sup> and Stefano Mattoccia <sup>2</sup> |

<sup>1</sup>Politecnico di Torino, IT; <sup>2</sup>Università di Bologna, IT

# 12.5

#### System Modelling for Analysis and Simulation

Room 5 1600-1730

Chair: Ingo Sander, KTH Royal Institute of Technology, SE Co-Chair: Gianluca Palermo, Politecnico di Milano, IT

The session highlights the importance of system modelling for design, performance analysis and optimisation. The first paper proposes a novel dataflow model of computation supporting reconfigurability for dynamic systems. The second paper combines the synchronous dataflow model of computation with a probabilistic method for real-time analysis. Finally, the last paper addresses the simulation of SystemC-based virtual prototypes using speculative temporal decoupling.

1600 RDF: Reconfigurable Dataflow
 Speaker: Xavier Nicollin, Univ. Grenoble Alpes, FR
 Authors: Pascal Fradet<sup>1</sup>, Alain Girault<sup>3</sup>, Ruby Krishnaswamy<sup>2</sup>, Xavier
 Nicollin<sup>3</sup> and Arash Shafiei<sup>2</sup>
 <sup>3</sup>INRIA, FR; <sup>2</sup>Orange, FR; <sup>3</sup>G-INP, FR

 1630 Probabilistic State-Based RT-Analysis of SDFGs on

MPSoCs with Shared Memory Communication Speaker: Ralf Stemmer, Carl von Ossietzky Universität Oldenburg, DE Authors: Ralf Stemmer<sup>1</sup>, Henning Schlender<sup>1</sup>, Maher Fakih<sup>2</sup>, Kim Grüttner<sup>2</sup> and Wolfgang Nebel<sup>1</sup> <sup>1</sup>University of Oldenburg, DE; <sup>2</sup>OFFIS e.V., DE

#### 1700 Speculative Temporal Decoupling Using fork() Speaker: Matthias Jung, Fraunhofer IESE, DE

Authors: Matthias Jung<sup>1</sup>, Frank Schnicke<sup>4</sup>, Markus Damm<sup>4</sup>, Thomas Kuhn<sup>3</sup> and Norbert Wehn<sup>2</sup> <sup>1</sup>Fraunhofer IESE, DE; <sup>2</sup>University of Kaiserslautern, DE

#### 12.6

# Trojans and public key implementation challenges

Room 6 1600-1730

Chair: Patrick Schaumont, Virginia Tech, US Co-Chair: Nele Mentens, KU Leuven, BE

This session contains 2 pagers on Trojans, of which one is on formal methods to design and detect, and the other of practical attacks in the context of multi-tenant FPGAs. The other two papers discuss implementation challenges of public key in ASIC and FPGA.

| 1600 | When Capacitors Attack: Formal Method Driven<br>Design and Detection of Charge-Domain Trojans<br>Speaker: Yier Jin, University of Florida, US<br>Authors: Xiaolong Guo <sup>1</sup> , Huifeng Zhu <sup>2</sup> , Yier Jin <sup>1</sup> and Xuan Zhang <sup>2</sup><br><sup>4</sup> University of Florida, US; <sup>4</sup> Washington University in St. Louis, US |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1630 | FourQ on ASIC: Breaking Speed Records for Elliptic<br>Curve Scalar Multiplication<br>Speaker: Hiromitsu Awano, The University of Tokyo, JP<br>Authors: Hiromitsu Awano and Makoto Ikeda, The University of Tokyo, JP                                                                                                                                              |
| 1700 | DArL: Dynamic Parameter Adjustment for LWE-based<br>Secure Inference<br>Speaker: Song Bian, Kyoto University, JP<br>Authors: Song Bian, Masayuki Hiromoto and Takashi Sato, Kyoto Uni-<br>versity, JP                                                                                                                                                             |
| 1715 | Timing Violation Induced Faults in Multi-Tenant<br>FPGAs                                                                                                                                                                                                                                                                                                          |

25–29 MARCH 2019, FLORENCE, ITALY

# THURSDAY, 28 MARCH 2019

Speaker: Mirjana Stojilovic, EPFL, CH Authors: Dina Mahmoud and Mirjana Stojilovic, EPFL, CH

# 12.7

#### Emerging Strategies for Deep Neural Network Hardware

#### Room 7 1600-1730

Chair: Jim Harkin, University of Ulster, GB Co-Chair: Li Jiang, Institute: Shanghai Jiao Tong University, CN

This session presents new approaches to the acceleration of deep neural networks focused on ReRAM-based architectures with papers focusing on the key challenges of reliable operation with unreliable devices and strategies for counter-aging effects. In addition, 3D ReRAM are proposed in the acceleration of general graphics processing. In the evolution of stochastic computing, emerging work on low-cost and energy efficient convolutional neural networks is also explored with deterministic bitstream processing.

| 1000 | Aging-aware Liferine Enhancement for Memristor-<br>based Neuromorphic Computing<br>Speaker: Shuhang Zhang, TUM, DE<br>Authors: Shuhang Zhang <sup>a</sup> , Grace Li Zhang <sup>a</sup> , Bing Li <sup>a</sup> , Hai (Helen) Li <sup>a</sup> and<br>Ulf Schlichtmann <sup>a</sup><br><sup>1</sup> TUM, DE; <sup>2</sup> Duke University, US                                                                                                                                                |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1630 | Energy-Efficient Convolutional Neural Networks with<br>Deterministic Bit-Stream Processing<br>Speaker: M. Hassan Najafi, University of Louisiana at Lafayette, US<br>Authors: Sayed Abdolrasoul Faraji <sup>a</sup> , M. Hassan Najafi <sup>a</sup> , Bingzhe Li <sup>a</sup> , Kia<br>Bazargan <sup>3</sup> and David Lilja <sup>4</sup><br>'University of Minnesota, Twin Cities, US; <sup>2</sup> University of Louisiana at<br>Lafayette, US; <sup>3</sup> University of Minnesota, US |
| 1700 | <b>RED: A ReRAM-based Deconvolution Accelerator</b><br>Speaker: Hai (Helen) Li, Duke University, US<br>Authors: Zichen Fan <sup>1</sup> , Ziru Li <sup>1</sup> , Bing Li <sup>2</sup> , Yiran Chen <sup>2</sup> and Hai (Helen) Li <sup>2</sup><br><sup>1</sup> Tsinghua University, CN; <sup>2</sup> Duke University, US                                                                                                                                                                  |
| 1715 | Design of Reliable DNN Accelerator with Un-reliable<br>ReRAM<br>Speaker: Saibal Mukhopadhyay, GEORGIA TECH, US<br>Authors: Yun Long and Saibal Mukhopadhyay, Georgia Institute of<br>Technology, US                                                                                                                                                                                                                                                                                        |



#### An Industry Approach to FPGA/ARM System Development and Verification (part 2)

Exhibition Theatre 1600-1730

Organiser and Speaker: John Zhao, MathWorks, US

Part 2 of tutorial (see Session 11.8 for description).

# WORKSHOPS, FRIDAY, 29 MARCH

Friday Workshops Co-Chairs: Francisco Cazorla, Barcelona Supercomputing Center and IIIA-CSIC, ES Michael Glaß, Ulm University, DE

| 0730      | Workshop Registration                                                                                                                                      |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0830-1000 | Workshops                                                                                                                                                  |
| 1000–1030 | Coffee Break<br>International F1/10 Autonomous Racing Demo<br>supported by IEEE CEDA – Session 1                                                           |
| 1030-1200 | Workshops                                                                                                                                                  |
| 1200–1300 | Lunch Break<br>International F1/10 Autonomous Racing Demo<br>supported by IEEE CEDA – Session 2                                                            |
| 1300–1430 | Workshops                                                                                                                                                  |
| 1430–1500 | Coffee Break<br>International F1/10 Autonomous Racing Demo<br>supported by IEEE CEDA – Session 3                                                           |
| 1500–1730 | Workshops                                                                                                                                                  |
| WO1       | The 5th International Workshop on Optical /<br>Photonic Interconnects for Computing Systems<br>(OPTICS)                                                    |
|           | Room 3 0830-1730                                                                                                                                           |
| WO2       | Recent Trends in Memristor Science &<br>Technology: the journey from single memristor<br>device towards 100 trillion synapses of brain<br>Room 2 0830-1730 |
| W03       | DATE Workshop on Autonomous Systems<br>Design (ASD2019)<br>Room 1 0830-1730                                                                                |
| W04       | 6th Workshop on Design Automation for<br>Understanding Hardware Designs (DUHDE6)<br>Room 9 0830-1730                                                       |
| W05       | AxC: 4th Workshop on Approximate Computing<br>Room 5 0830-1700                                                                                             |
| W06       | 2nd International Workshop on Embedded<br>Software for the Industrial IoT (ESIIT 2019)<br>Room 6 0845-1615                                                 |
| W07       | Workshop on Machine Learning for CAD<br>Room 7 0830-1730                                                                                                   |
| W08       | Grand Challenges and Research Tools for<br>Quantum Computing<br>Room 10 0830-1730                                                                          |
| W09       | Quo vadis, Logic Synthesis?<br>Room 8 0830-1730                                                                                                            |
| W10       | Workshop on Open-Source Design Automation<br>for FPGAs – OSDA<br>Room 4 0845-1730                                                                          |

# 25-29 MARCH 2019, FLORENCE, ITALY

J

# FRIDAY, 29 MARCH 2019

# W01

#### The 5th International Workshop on Optical / Photonic Interconnects for Computing Systems (OPTICS)

#### Room 3 0830-1730

General Co-Chairs:

Jiang Xu, Hong Kong University of Science and Technology, HK Mahdi Nikdast, Colorado State University, US Gabriela Nicolescu, Ecole Polytechnique de Montréal, CA

#### Programme Committee Chair: Sébastien Le Beux, Lyon Institute of Nanotechnology FR

Programme Committee Members: Alan Mickelson, University of Colorado Boulder, US Ayse Coskun, Boston University, US José L. Abellán, Universidad Católica de Murcia, SP Nikos Hardavellas, Northwestern University, US Olivier Sentieys, INRIA, FR Tohru Ishihara, Kyoto University, JP Yaoyao Ye, Shanghai Jiao Tong University, CN Yoan Léger, CNRS – FOTON, FR

#### WORKSHOP FOCUS:

As Moore's Law is slowing down, an exploration of alternative technologies are developed to replace traditional CMOS-based architectures at the heart of data processing. Moreover, stringent application constraints on massive data transfers in data centers, artificial intelligence systems, and embedded high-performance computing (eHPC), requires new communication-centric systems with novel interconnect technologies. Silicon photonics is a prime candidate to achieve this thanks to its compatibility with CMOS fabrication process, scalability, and growing maturity. OPTICS aims at discussing the most recent advances in silicon photonics for computing systems, covering topics from the device fabrication all the way up to the system-level design through circuit optimization with Electronic-Photonic Design Automation (EPDA). The workshop is of interest to researchers working on silicon photonics, high-performance computing systems and EDA/EPDA. It is comprised of invited talks of the highest caliber from industry and academia addressing most recent outcomes. Ideas and new opportunities are discussed during a panel and a refereed poster presentations session highlights works-in progress.

#### TOPICS TO BE DISCUSSED INCLUDE BUT ARE NOT LIMITED TO:

- EPDA (Electronic-Photonic Design Automation): non-uniformity/thermal aware design, floor-planning, crosstalk-aware interconnects modeling and simulation, etc.
- Inter/Intra-chip Interconnects: hybrid optical-electronic interconnects, passive/active-based optical switched networks, communication protocols, I/O design etc.
- Applications: embedded high-performance computing, data center, reservoir computing, all-optical logic gates, etc.
- Silicon Photonics Devices and Circuits: circuit demonstrator, on-chip lasers, photodetectors, electro-optic modulators, optical switches, athermal devices, etc.

| 0830-0840 | Introduction | to OPTICS |
|-----------|--------------|-----------|
|           |              |           |

- 0840–1000 From system level simulations to silicon photonic circuit fabrication
- 0840-0940 Keynote: EPDA for EPSoC design: From co-simulation to photonic circuit generators Vladimir Stojanovic, UC Berkeley, US
- 0940-1000 MPW services for Photonics & ICs prototyping Invited Speaker: Jean Christophe Crebier, CMP, FR

# NON

Ē

1000–1030 Coffee Break

| 1030-1150 | Silicon Photonics for on-chip interconnects, |
|-----------|----------------------------------------------|
|           | IO and computing                             |

- 1030-1050 3 µm and 12 µm SOI platforms for optical interconnects and I/O coupling Invited Speaker: Timo Aalto, VTT, FI
- 1050–1110 Electronics-photonics integration in advanced CMOS platforms using a photonics module: a transceiver application in 65 nm bulk CMOS Invited Speaker: Fabio Pavanello, IMEC, BE
- 1110–1130 Advancing silicon photonics for traditional and novel computing paradigms Invited Speaker: Bert Offrein, IBM Zurich, CH
- 1130–1150 Integrated Optical Neural Networks Exploiting Light Speed Approximate Parallel Multipliers Invited Speaker: Jun Shiomi, Kyoto University, JP

#### 1150-1200 Poster Presentation (session 1)

Design Automation for Wavelength-Routed Optical NoCs Tsun-Ming Tseng, Ulf Schlichtmann, TUM, DE

High-Radix Nonblocking Integrated Optical Switching Fabric for Data Center Zhifei Wang, Jiang Xu, Peng Yang, et al., HKUST, CN

Integrated spiking nanolaser Maxime Delmulle, Sylvain Combrié, Fabrice Raineri and Alfredo De Rossi, Thales and Research Technology, FR, and C2N, FR

RSON: an Inter/Intra-Chip Silicon Photonic Network for Rack-Scale Computing Systems Peng Yang, Zhifei Wang, Zhehui Wang and Jiang Xu, HKUST, CN

Hardware Emulation Platform of Optical Network-on-Chip Lucien Del Bosque, Ian O'ConnoR and Sébastien Le Beux, ECL, FR

BOSIM: Holistic Optical Switch Models for Silicon Photonic Networks Xuanqi Chen, Zhifei Wang and Yi-Shing Chang, et al., HKUST, CN and Intel, US

Stochastic Computing with Integrated Optics Hassnaa El-Derhalli, Sébastien Le Beux and Sofiene Tahar, Concordia University, CA

1200–1300 Lunch Break

| 1300 - 1420 | New Devices for New Architectures                                                                                                          |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 1300-1320   | Recent advances in silicon photonics<br>Invited Speaker: Laurent Vivien, C2N, FR                                                           |
| 1320-1340   | Mode division multiplexing for optical networks on<br>chip – potential and limitations<br>Invited Speaker: Christophe Peucheret, Foton, FR |
| 1340-1400   | III-V semiconductor on silicon nanodevices for high<br>performance computing<br>Invited Speaker: Fabrice Raineri, Paris-Sud University, FR |
| 1400-1420   | Hardware-software Co-design of Optical Neural<br>Networks<br>Invited Speaker: Zheng Zhao, Zhoufeng Ying, Ray T. Chen and David J           |

Invited Speaker: Zheng Zhao, Zhoufeng Ying, Ray T. Chen and David Z. Pan, The University of Texas at Austin, US

#### 1420-1430 Poster presentation (session 2)

#### FODON: Ultra-High-Radix Low-Loss Optical Switching Fabric Zhifei Wang, Zhehui Wang and Jiang Xu, et al., HKUST, CN

Zhirei wang, Zhenui wang and Jiang Xu, et al., HKUSI, CN

#### All-optical sampling with hybrid III-V on Silicon nanoresonators for photonic computing Léa Constans, Sylvain Combrié, Fabrice Raineri and Alfredo De Rossi,

Léa Constans, Sylvain Combrié, Fabrice Raineri and Alfredo De Rossi, Thales and Research Technology, FR and C2N, FR

#### MOCA: an Inter/Intra-Chip Optical Network for Memory

Zhehui Wang, Jiang Xu and Zhifei Wang, et al., HKUST, CN

#### Enabling System-Level Design with Optical Networks On-Chip Through Architecture Integration and Topology Synthesis Mahdi Tala, Maddalena Nonato and Oliver Schrape, et al., University of Ferrara, IT and IHP Microelectronics, DE

Quantitative Analysis of Optical/Electrical Interconnects and Optical-Electrical Interfaces Zhehui Wang, Jiang Xu and Zhifei Wang, et al., HKUST, CN

Light Up your Many Core Clément Zrounba, Sébastien Le Beux and Ian O'Connor, ECL, FR

Crosstalk Noise Reduction through Adaptive Power Control in Inter/Intra-Chip Optical Networks Luan Huu Kinh Duong, Peng Yang and Zhifei Wang, et al., HKUST, CN

1430-1500 Coffee Break

# 5—29 MARCH 2019, FLORENCE, ITALY

Ē

#### Toward large scale on-chip optical interconnects 1500-1620 Designing large-scale photonic integrated circuits 1500-1520 Invited Speaker: Umar Khan, IMEC, BE EDA for WRONoCs: From Topology to Physical Design, 1520-1540 and Breaking Down Barriers Invited Speaker: Ulf Schlichtmann, TUM, DE 1540-1600 A System-Level Perspective on Silicon Photonic Network-on-Chips Invited Speaker: Aditya Narayan, Boston University, US ONoCs: from offline optimization to run time 1600-1620 adaptability Invited Speaker: Cédric Killian, IRISA/INRIA, FR

# 1620–1720 Panel: Bringing on-chip optical interconnects into the real world

Chair: Davide Bertozzi, University of Ferrara, IT

Panelists: Ian O'Connor, ECL, FR Yvain Thonnart, CEA-Leti, FR Laurent Vivien, C2N, FR Vladimir Stojanovic, UC Berkeley, US

#### 1720-1730 Concluding Remarks and Closing Session

# 25—29 MARCH 2019, FLORENCE, ITALY

Η

### FRIDAY, 29 MARCH 2019

#### WO2)

#### Recent Trends in Memristor Science & Technology: the journey from single memristor device towards 100 trillion synapses of brain

Room 2 0830-1730

#### Organisers:

Kyeong-Sik Min, Kookmin University, KR Ronald Tetzlaff, Technische Universität Dresden, DE Fernando Corinto, Politecnico di Torino, IT

#### AIM AND FOCUS

This workshop focuses on Recent Trends in Memristor Science & Technology: the journey from single memristor device towards 100 trillion synapses of brain. Memristors were predicted theoretically in 1971 and demonstrated experimentally in 2008. Since then, a lot of researches have been done to develop memristor technology for possible uses of non-volatile memories, analog circuits, computing logics, neuromorphic systems, etc. In this special workshop of memristor science and technology, we have some invited talks about the recent state-of-the-art techniques of memristor-based neuromorphic systems can mimic human brain's neuronal architecture with ~1011 neurons and ~1014 synapses for realizing future neuromorphic systems. We hope that this workshop can be a premier forum, where we review the recent challenges of memristor technology and discuss future possibility of artificial-intelligence hardware which can be based on memristor science and technology.

#### **KEYNOTE AND INVITED SPEAKERS**

Leon O. Chua, Berkeley, USA. He is widely known for his invention of the memristor and the Chua's Circuit. His research has been recognized internationally through numerous major awards, including 16 honorary doctorates from major universities in Europe and Japan, and 7 U.S. patents. He was elected as a foreign member of the European Academy of Sciences (Academia Europea) in 1997, a foreign member of the Hungarian Academy of Sciences in 2007, and an honorary fellow of the Institute of Advanced Study at the Technical University of Munich, Germany, in 2012. He was honored with many major prizes, including the Frederick Emmons Award in 1974, the IEEE Neural Networks Pioneer Award in 2000, the first IEEE Gustav Kirchhoff Award in 2005, the Guggenheim Fellow award in 2010, Leverhulme Professor Award (United Kingdom) during 2010 - 2011, and the EU Marie Curie Fellow award, 2013. Prof. Chua is a Recipient of the top 15 most cited authors Award in 2002 from all fields of engineering published during the 10-year period 1991 to 2001, from the Current Contents (ISI) database.

Daniele lelmini, Politecnico Milano, Italy. He received the Laurea (cum laude) and Ph.D. in Nuclear Engineering from Politecnico di Milano in 1995 e 2000, respectively. He is a Full Professor at the Dipartimento di Elettronica, Informazione e Bioingegneria, Politecnico di Milano, after appointments as Assistant Professor in 2002 and Associate Professor in 2010. He held visiting positions at Intel Corporation (2006), Stanford University (2006) and the University of Illinois at Urbana-Champaign (2010). His research interests include the modeling and characterization of non-volatile memories, such as nanocrystal memory, charge trap memory, phase change memory (PCM), resistive switching memory (RRAM), and spin-transfer torque magnetic memory (STT-MRAM). In 2016, he coedited the book 'Resistive switching from fundamental redox-processes to device applications' for Wiley-VCH. He authored/coauthored 8 book chapters, more than 250 papers published in international journals and presented at international conferences, and 6 patents. His works received more than 5300 citations, with an H-index of 41 (Scopus, October 2016). He has served in several Technical Subcommittees of international conferences, such as IEEE-IEDM (2008-2009), IEEE-IRPS (2006-2008), IEEE-SISC (2008-2010), INFOS (2011-2017), ISCAS (2016-2017) and DATE (2017). He is a Senior Member of the IEEE. He was recognized a Highly Cited Researcher by Thomson Reuters in 2015. He received the Intel Outstanding Researcher Award in 2013, the ERC Consolidator Grant in 2014, and the IEEE-EDS Paul Rappaport Award in 2015.

Hyunsang Hwang received his Ph.D. in Materials Science from the University of Texas at Austin, USA in 1992. After five years at LG Semicon as a senior researcher, he became a Professor of Materials Science and Engineering at Gwangju Institute of Science and Technology (GIST), South Korea in 1997. Since 2012, he has been a Professor at Pohang University of Science and Technology (POSTECH), South Korea. He has published more than 360 journal papers and 32 IEDM/VLSI technology papers. His current research interests include neuromorphic device, ReRAM and selector devices.

Wei Lu, University of Michigan. His research interest includes high-density memory based on two-terminal resistive devices (RRAM), memristors and memristive systems, neuromorphic circuits, aggressively scaled nanowire transistors, and other emerging electrical devices. He received his B.S. (1996) and Ph.D (2003) in physics from Tsinghua University, Beijing, China, and Rice University, Houston, TX respectively. From 2003 to 2005, he was a postdoctoral research fellow at Harvard University, Cambridge, MA. He joined the faculty of the University of Michigan in 2005 and is currently a Professor and Director of the Lurie Nanofabrication Facility. He is an IEEE Fellow, Associate Editor for Nanoscale, a recipient of the NSF CAREER Award in 2009, EECS Outstanding Achievement Award in 2012, 2014-15 Rexford E. Hall Innovation Excellence Award, and the 2016-2017 David E. Liddle Research Excellent Award. To date he has published over 100 journal papers that have received over 20,000 citations with an h-factor of 61 (Google Scholar). Prof. Lu is currently advising 11 Ph.D. students and 3 Postdocs. He is also co-founder and Chief Scientist of Crossbar Inc, a Silicon Valley semiconductor company with over \$100M VC funding to date to develop next generation non-volatile memories

Said Hamdioui, TU Delft, Netherlands. He received the MSEE and PhD degrees (both with honors) from the Delft University of Technology, Delft, The Netherlands. He is currently with the Delft University of Technology. He has more than eight years of experience in industry and academia as a consultant and/or as researcher and developer on test issues in general and memory testing in particular. He spent a couple of years with Intel Corporation in Santa Clara and Folsom, California, where he was responsible for developing new low-cost and efficient test solutions for advanced Intel single-port and multiport embedded cache designs in the new generations of microprocessors. In addition, he spent more than one and half years with Philips Semiconductors in France and The Netherlands, where he was responsible for driving advanced product debug and yield ramp activities and for developing systematic ways of reducing the time in yield improvement for advanced semiconductor memories. Dr. Hamdioui is the author of a book and about 40 conference and journal papers in the area of testing; many of them are the result of cooperation with industrial partners (e.g., Intel, ST, Infineon, etc). His research interests include VLSI test and reliability, deep-submicron CMOS IC design and test, systematic fault modeling, test generation and optimization for semiconductor memories, design for testability, BIST, yield enhancement, product engineering, etc. He was the recipient of the European Design Automation Association (EDAA) Award for 2001. He is a member of the IEEE.

Abu Sebastian, IBM Zurich. He is a Principal Research Staff Member and Master Inventor at IBM Research - Zurich. He received a B. E. (Hons.) degree in Electrical and Electronics Engineering from BITS Pilani, India, in 1998 and M.S. and Ph.D. degrees in Electrical Engineering (minor in Mathematics) from Iowa State University in 1999 and 2004, respectively. He was a contributor to several key projects in the space of storage and memory technologies and currently leads the research effort on inmemory computing at IBM Zurich. Dr. Sebastian is a co-recipient of the 2009 IEEE Control Systems Technology Award and the 2009 IEEE Transactions on Control Systems Technology Outstanding Paper Award. In 2013 he received the IFAC Mechatronic Systems Young Researcher Award for his contributions to the field of mico-/nanoscale mechatronic systems. In 2015 he was awarded the European Research Council (ERC) consolidator grant. Dr. Sebastian served on the editorial board of the journal, Mechatronics from 2008 till 2015 and served on the memory technologies committee of the IEDM from 2015-2016.

Mirko Prezioso, Mentium Technologies Inc., Santa Barbara, USA. He received the M.S. degree in theoretical condensed matter physics and the Ph.D. degree in advanced materials science and technology from the University of Parma, Parma, Italy, in 2004 and 2008, respectively. Since 2013, he has been a Research Assistant Professor with the University of California at Santa Barbara, Santa Barbara, CA, USA, where he has been working on memristors and neuromorphic hardware.

Oiangfei Xia, University of Massachusetts, Amherst, USA. Dr. Oiangfei Xia is a professor of Electrical & Computer Engineering at UMass Amherst and head of the Nanodevices and Integrated Systems Lab . He received his Ph.D. in Electrical Engineering in 2007 from Princeton University, where he was a recipient of the Guggenheim Fellowship in Engineering (a graduate fellowship from Princeton). He then spent three years as a research associate in the Hewlett Packard Laboratories in Palo Alto, California. In October 2010, he joined the faculty of UMass Amherst as an assistant professor (tenure clock started in January 2011). He was promoted to an associate professor with tenure in January 2016 and then a full professor in September 2018. Dr. Xia's research interests include beyond-CMOS devices, integrated systems and enabling technologies, with applications in machine intelligence, reconfigurable RF systems and hardware security. He has received a DARPA Young Faculty Award (YFA), an NSF CAREER Award, and the Barbara H. and Joseph I. Goldstein Outstanding Junior Faculty Award. Dr. Xia teaches freshman to graduate level courses, including Introduction to Electrical and Computer Engineering (ENGIN 112), Semiconductor Devices (ECE 344), Microelectronic Fabrication (ECE571) and Nanostructure Engineering (ECE 597/697NS). He was nominated for the Distinguished Teaching Award (DTA), a campus-wide highest honor to recognize exemplary teaching at UMass. Dr. Xia serves as a technical committee member for the International Conference on Electron, Ion, and Photon Beam Technology and Nanofabrication (EIPBN) conference, and the IEEE International Symposium on Circuits and Systems (ISCAS), to name a few. He was the co-program chair for the 14th International Conference on Nanoimprint & Nanoprint Technology (NNT). He is also an active panelist for U.S. and international funding agencies, and a peer reviewer for tens of international archival journals and conferences. Within UMass, his most notable service is the building of a brand new clean room facility in the Marcus Hall. He is a senior member of IEEE and SPIE.

Kyeong-Sik Min, Kookmin University, Seoul, Korea. He received the B.S. degree in electronics and computer engineering from Korea University, Seoul, South Korea, in 1991, and the M.S.E.E. and Ph. D. degrees in electrical engineering from Korea Advanced Institute of Science and Technology, Daejeon, South Korea, in 1993 and 1997, respectively. In 1997, he joined Hynix Semiconductor, Inc., where he was engaged in the development of low-power and high-speed DRAM circuits. From 2001 to 2002, he was a Research Associate with the University of Tokyo, Tokyo, Japan, where he designed low-leakage memories and low-leakage logic circuits. In September 2002, he joined the Faculty of Kookmin University, Seoul, South Korea, where he is currently a Professor in the School of Electrical Engineering. He was a Visiting Professor with the University of California, Merced, Merced, CA, USA, from August 2008 to July 2009. His research interests include low-power VLSI, memory design, and power IC design. He is a member of the Institute of Electronics Engineers of Korea, and the Institute of Electronics, Information, and Communication Engineers in Japan. He was on various technical program committees, such as Asian Solid-State Circuits Conference, International SoC Design Conference, and Korean Conference on Semiconductors. He and his students were the recipient of the IDEC CAD & Design Methodology Award (2011), IDEC Chip Design Contest Award (2011), and IDEC Chip Design Contest Award (2012).

Fernando Corinto, Politecnico di Torino, Italy. He received the Laurea degree in electronics and the Ph.D. degree in electronics and communications engineering in 2001 and 2005, respectively, and the European Doctorate in 2005, all from the Politecnico di Torino, Torino, Italy. In 2004, he won a Marie Curie Fellowship (within the 'Marie Curie Actions' under the Sixth Framework Programme). He is currently an Assistant Professor of Circuit Theory with the Dipartimento di Elettronica, Politecnico di Torino. His research activities are mainly in the areas of nonlinear dynamical circuits and systems and locally coupled nonlinear/nanoscale networks. He is coauthor of more than 90 international journal and conference papers. He has been reviewer of several papers for international journals and

116

# NON

conferences and chair of sessions in international conferences. He is the principal investigator of several research projects. Since 2010, he is Senior Member of the IEEE, Member of the IEEE CAS Technical Committees on Cellular Nanoscale Networks and Array Computing and Nonlinear Circuit and Systems. He is also Visiting Professor at PPCU of Budapest, since 2007. Dr. Corinto was the Technical Program Chair for the 13th Workshop on Cellular Nanoscale Networks and their Applications and 3rd Symposium on Memristor.

Ronald Tetzlaff, TU Dresden, Germany. He is a Full Professor of Fundamentals of Electrical Engineering at Technische Universität Dresden, Germany. His scientific interests lie in the theory of signals and systems, system modelling and identification, Volterra systems, cellular nonlinear networks, and memristors. From 1999 to 2003 he was Associate Editor for the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS—PART I: REGU-LAR PAPERS. Prof. Tetzlaff was "Distinguished Lecturer" of the IEEE CAS Society (2001 – 2002). He is a member of the ITG, of the German Society of Electrical Engineers, and of the German URSI Committee.

Alon Ascoli received a Ph.D. Degree in Electronic Engineering from University College Dublin in 2006. From 2006 to 2009 he worked as RFIC analog engineer at CSR Sweden AB. From 2009 to 2012 he was Research Assistant in the Department of Electronics and Telecommunications at Politecnico di Torino. Since 2018 he is Scientific Collaborator with the Department of Microelectronics, Brno University of Technology, Brno, Czech Republic. Since 2012 he is Scientific Collaborator in the Faculty of Electrical and Computer Engineering, Technische Universität Dresden, where he is currently pursuing a Habilitation in Fundamentals of Electrical Engineering. His research interests lie in the area of nonlinear circuits and systems, networks of oscillators, Cellular Nonlinear Networks and memristors. Dr. Ascoli was honored with the International Journal of Circuit Theory and its Applications (IJCTA) 2007 Best Paper Award. He acts as Secretary for the Cellular Nanoscale Networks and Array Computing Technical Committee (CNNAC) since May 2017. In April 2017 he was conferred the habilitation title as Associate Professor in Electrical Circuit Theory from the Italian Ministry of Education. In November 2017 he was conferred a Performance Bonus Award from Technische Universität Dresden. Since 2014 he is Management Committee Substitute for Germany in the COST Action IC1401 MemoCIS "Memristors - Devices, Models, Circuits, Systems, and Applications". He has been Program Chair and Special Session Chair for the 15th International Workshop on Cellular Nanoscale Networks and their Applications (CNNA) in 2016. He is the Technical Program Chair for the International Conference on Memristive Materials, Devices, and Systems (MEMRISYS) 2019.

#### 0830-0845 Opening session

| 0845 - 1000 | Keynote: No Backtracking Rules the foundation of all |
|-------------|------------------------------------------------------|
|             | non-volatile memristors                              |
|             | Leon O. Chua, UC Berkeley, US                        |

- 1000-1030 Coffee Break
- 1030-1100 Emerging devices and circuits for analogue in-memory computing Invited Speaker: Daniele Ielmini, Politecnico Milano, IT
- 1100–1130 Resistive switching based Synapse and Threshold switching based Neuron Devices for neuromorphic system Invited Speaker: Hyunsang Hwang, POSTECH, KR
- 1130–1200 RRAM foundations for neuromorphic and in-memory computing systems Invited Speaker: Wei Lu, University of Michigan, US
- 1200-1300 Lunch Break
- 1300–1330 Computation-in-Memory Based on Memristive Devices: What is all about and what is still missing? Invited Speaker: Said Hamdioui, TU Delft, NL
- 1330–1400 Memristive circuits for neurocomputing and beyond: a progress update Invited Speaker: Mirko Prezioso, Mentium Technologies Inc., US
- 1400–1430 Computing using imprecise computational memory Invited Speaker: Abu Sebastian, IBM Zurich, CH
- 1430-1500 Coffee Break
- 1500–1530 Memristive Crossbar Arrays for Brain-Inspired Computing Invited Speaker: Qiangfei Xia, University of Massachusetts, Amherst, US
- 1530–1555 Memristor-crossbar-based neural networks: from ideal to reality Invited Speaker: Kyeong-Sik Min, Kookmin University, KR
- 1555–1620 Computing with Memristor Oscillatory Networks Invited Speaker: Fernando Corinto, Politecnico di Torino, IT
- 1620–1645 Memristor Cellular Neural Network-inspired Paradigms for Signal Processing Invited Speaker: Ronald Tetzlaff, TU Dresden, DE
- 1645–1710 Store / Retrieve Gene Design and Analysis for Bistable-like Memristor CNN Invited Speaker: Alon Ascoli, TU Dresden, DE

Ü

ü

#### K03

#### DATE Workshop on Autonomous Systems Design (ASD2019)

Room 1 0830-1730

Organisers: Rolf Ernst, TU Braunschweig, DE Selma Saidi, Hamburg University of Technology, DE Dirk Ziegenbein, Robert Bosch GmbH, DE

ASD is the 1st international workshop on Autonomous Systems Design. The goal of ASD is to explore recent industrial and academic methods and methodologies in autonomous systems design. This includes several areas:

- Embedded and cyber-physical systems platforms that implement and execute the autonomous system functions including their architectures, hardware, software and communication.
- The design for autonomous systems including processes, modelling, optimization, verification, validation, and test.
- All aspects of dependable systems design for autonomous systems including, but not limited to, functional safety concepts, fail-operational systems design, functional safety for applications with machine learning, safe and secure changes and updates, autonomous systems security.

#### HIGHLIGHTS

The workshop consists of regular sessions with papers selected from an open call for papers, complemented by invited talks, and an exhibition with posters and live demos. In addition, the workshop will feature the two following distinguished keynotes:

#### 0830-0950 Keynotes Session

#### Keynote 1

#### Challenges of Automated and Connected Driving Thomas Form, Head of Electronics and Vehicle Research, Volkswagen

Thomas Form, Head of Electronics and Vehicle Research, Volkswagen AG, DE

In recent years, various publications and presentations from a lot of companies have shown the improvements in the sector of automated driving. The vehicle- and mobility-concept SEDRIC is a current example from the Volkswagen AG. However, for a release of these technologies there are several unresolved issues regarding sensor technologies, redundancies as well as verification and validation questions. Regarding sensors, the main objectives are miniaturization and reduction of system costs. Advantages and disadvantages of existing solutions have to be evaluated. In addition to economic aspects, ensuring the redundancy of the system is absolute necessary. Is, for example, Artificial Intelligence able to provide an independent second or third function path? Regarding verification and validation concepts, current discussions are focused on which scenarios have to be tested and how, in order to enable regulatory authorities to approve the release of automated driving functions? It is conceivable, that this is an automotive industry wide task that can only be solved in cooperation with all stakeholders

Born in 1959, Thomas Form studied Electrical Engineering at the University of Braunschweig, Germany, joined the Institute for Communication Engineering as research fellow in 1987 and received his Ph.D. in 1992. Up to 2002 he worked as a senior engineer in the Centre for Electromagnetic Compatibility of Volkswagen AG. In 2002 Dr. Form was appointed as the head of Telephone-/Telematics and Antenna systems development. He became a professor for "Electronic Vehicle Systems" in the Institute of Control Engineering at the Technical University Braunschweig in 2005 and participated with the CAROLO-Team in the finals of the DARPA UR-BAN Challenge 2007. From 2007 to 2009 he was responsible for concept development, module- and project management in the VW Electric/ Electronic development. In 2009 he was appointed as head of the "Elec-

tronics and Vehicle Research" within Volkswagen Group research. Major achievements were the presentation of AUDI "Jack" vehicle driving in L3 automatic mode with Journalists from San Francisco to CES 2015 in Las Vegas and the presentation of the autonomous driving pod "SEDRIC" in 2017. Since 2016 he is the coordinator of the German national funded project PEGASUS which wants to answer the question "L3 Highway Chauffeur – how safe is safe enough and how to prove it". He got the Uni-DAS e.V. ADAS Award for significant influence on the development and introduction of driver assistance systems in 2017.

#### Keynote 2: AUTOSAR Adaptive – Challenging the Impossible Masaki Gondo, Software CTO at eSOL Co., Ltd., JP

The vast researches related to autonomous driving seem steadily progressing - it no longer makes news to just have some research vehicle drive autonomously. However, bringing this technology to the market, with all the associated legal, societal, and ethical responsibilities, with justifiable cost efficiency, is hard at its best, and impossible at its worst. Furthermore, the automotive industry is facing drastic challenges in electric vehicles, connected services, which also heavily impact the whole vehicle architecture.AUTOSAR (AUTomotive Open System ARchitecture) is a worldwide development partnership of automotive interested parties. One of its latest challenges is to develop the software platform specification for the highly automated and autonomous driving, named AUTOSAR Adaptive Platform. This talk gives an overview of the challenges of such a platform, followed by the solution approach of AUTOSAR reflecting the industrial needs, and the overall architecture of AUTOSAR Adaptive. It also introduces a new multi-kernel OS technology the author develops, describing why such OS architecture is essential for coping with the challenge in the long run.

Masaki is CTO at eSOL, the company that provides POSIX/AUTOSAR/ TRON RTOS, various software development tools, and various engineering services. Graduated from the State University of New York, Masaki has more than 20 years of experience in the field of OS architecture and related technologies for use in wide range of embedded system applications including automotive, industrial, and electronic appliances. He has authored/co-authored multiple popular Japanese books/international articles on OS and embedded systems, and given technical talks in conferences worldwide. While serving as a CTO directing the technology strategy and architecture at eSOL, he acts as one of the architects in Task Force Architecture of Adaptive Platform. His interest in recent years spans from next-generation OS/platform architectures, parallel processing, adaptive systems including machine learning, as well as scrum/kanban based development.

Ē

# FRIDAY, 29 MARCH 2019

#### 0950-1000 Interactive Presentations

#### IP1: A Dependable Detection Mechanism for Intersection Management of Connected Autonomous Vehicles

Rachel Dedinsky, Mohammad Khayatian, Mohammadreza Mehrabian and Aviral Shrivastava Arizona State University, USA

#### IP2: A LIDAR Only Perception System for Autonomous Vehicle

Mohamed Yazid Lachachi, Abdelmalik Taleb-Ahmed, Smail Niar and Mohamed Ouslim Université Polytechnique Hauts-de-France, FR

#### IP3: Generation of a Reconfigurable Probabilistic Decision Making Engine based on Decision Networks: UAV Case Study Sara Zermani and Catherine Dezan Lab-STICC, FR

1000-1030 Coffee Break

- 1030-1200 Development Approaches for Autonomous Systems
- 1030 Bringing the Next Generation Robot Operating System on Deeply Embedded Autonomous Platforms Ralph Lange, Robert Bosch GmbH, DE
- 1100 IDF-Autoware: Integrated Development Framework for ROS-based Self-driving Systems Using MATLAB/ Simulink Shota Tokunaga<sup>1</sup>, Yuki Horita<sup>2</sup>, Yasuhiro Oda<sup>2</sup> and Takuya Azumi<sup>3</sup>

Shota lokunaga-, Yuki Horita-, Yasuniro Oda- and lakuya Azumi<sup>2</sup> <sup>4</sup>Graduate School of Engineering Science, Osaka University <sup>4</sup>Hitachi Automotive Systems, Ltd <sup>3</sup>Graduate School of Science and Engineering, Saitama University, JP

1120 Feasibility Study and Benchmarking of Embedded MPC for Vehicle Platoons Inaki Martin Soroa<sup>1</sup>, Amr Ibrahim<sup>1</sup>, Dip Goswami<sup>1</sup> and Hong Li<sup>2</sup> <sup>4</sup>Eindhoven University of Technology <sup>9</sup>NXP Semiconductor, NL

 A Multiview Approach Toward Updatable Vehicle

 Automation Systems

 Marcus Nolte, Mischa Möstl, Johannes Schlatow and Rolf ErnstTechnical

 University of Braunschweig, DE

1200–1300 Lunch Break

#### 1300-1430 Dependable Autonomous Systems

1300 Autonomous Data Center – Feedback Control for Predictable Cloud Computing Martina Maggio, University of Lund, SE

| 1330      | Fault-Tolerance by Graceful Degradation<br>for Car Platoons<br>Mohammed Baha E. Zarrouki <sup>a</sup> , Verena Klös <sup>4</sup> , Markus Grabowski <sup>2</sup> and<br>Sabine Glesner <sup>4</sup><br><sup>1</sup> Technische Universität Berlin, DE, <sup>2</sup> Assystem Germany GmbH                                                                                |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1350      | Safety and Security Analysis of AEB for L4 Autonomous<br>Vehicle using STPA<br>Shefali Sharma <sup>1</sup> , Adan Flores <sup>1</sup> , Chris Hobbs <sup>2</sup> , Jeff Stafford <sup>3</sup> and Sebastian<br>Fischmeister <sup>4</sup><br>'University of Waterloo, CA<br><sup>2</sup> QNX Software Systems Limited,CA<br><sup>3</sup> Renesas Electronics America Inc. |
| 1410      | Towards a Formal Model of Recursive Self-Reflection<br>Axel Jantsch, TU Wien, AT                                                                                                                                                                                                                                                                                         |
| 1430-1500 | Coffee Break                                                                                                                                                                                                                                                                                                                                                             |
| 1500-1630 | Research Clusters on Autonomous Systems                                                                                                                                                                                                                                                                                                                                  |
| 1500      | An approach to automotive service-oriented software<br>architectures in a multi-partner research project<br>Stefan Kowalewski, RWTH Aachen, DE                                                                                                                                                                                                                           |
| 1530      | Controlling Concurrent Change- Design Automation<br>for Critical Systems Integration<br>Rolf Ernst, TU Braunschweig, DE                                                                                                                                                                                                                                                  |
| 1600      | Panel Discussion                                                                                                                                                                                                                                                                                                                                                         |

# 1630-1730 Closing & Exhibition

ü

# W04

#### 6th Workshop on Design Automation for Understanding Hardware Designs (DUHDE6)

#### Room 9 0830-1730

Organisers and Moderators: Christian Krieg, Vienna University of Technology, AT Oliver Keszöcze, Friedrich-Alexander-Universität Erlangen-Nürnberg, DE

#### Programme Committee Members:

Maciej Ciesielski, University of Massachusetts, US Aradeh Davoodi, University of Wisconsin-Madison, US Görschwin Fey, Technische Universität Hamburg, DE Tara Ghasempouri, Tallinn University of Technology, EE Ian Harris, University of Californa Irvine, US Jan Malburg, German Aerospace Center, DE Heinz Riener, EPFL, CH Jannis Germany Stoppe, DFKI GmbH, DE Pramod Subramanyan, Indian Institute of Technology Kanpur, IN Georg Weissenbacher, Vienna University of Technology, AT Clifford Wolf, Symbiotic EDA, AT Cunsi Yu, EPFL, CH

Understanding a hardware design can be a tough process. When entering a large team as a new member, when extending a legacy design, or when documenting a new design, a lack in understanding the details of a design is a major obstacle for productivity. In software engineering, topics like software maintenance, software understanding or reverse engineering are well established in the research community and partially tackled by tools. In the hardware area, the re-use of IP-blocks, the growing size of designs and design teams leads to similar problems. Understanding of hardware requires deep insight into concurrently operating functional units for a particular use. In hardware security, it is vital to verify properties for security-critical paths of a design, which includes to fully understand a design pre- and post-synthesis.

#### TOPICS

The workshop focus includes but is not limited to the following topics in design understanding:

- Design descriptions from the formal specification level (FSL) to electronic system level(ESL) down to register transfer level (RTL)
- Extraction of high-level properties
- Knowledge extraction from design structures at any level of abstraction
- · Feature localization: Localization of code implementing specialized
- functionality
- Data/Control path extraction
- Reverse engineering
- Innovative GUIs for design and verification
- · Analysis of interaction between hardware and software
- · Metrics for (open-source) intellectual property (IP) cores
- · Formal methods for design understanding
- · Machine learning for design understanding
- · Future applications of design understanding

#### 0830-0845 Workshop opening

Moderators: Christian Krieg, TU Wien, AT Oliver Keszöcze, Friedrich-Alexander-Universität Erlangen-Nürnberg, DE

# 25–29 MARCH 2019, FLORENCE, ITALY

FRIDAY, 29 MARCH 2019

#### 0845–0930 Invited talk: Addressing Integrated Circuit Integrity Using Statistical Analysis and Machine Learning Techniques

Speaker: Burcin Cakir, Princeton University, US

Burcin Cakir received her B.S. degree from Electrical Engineering Department of Bilkent University, and her Ph.D. degree from Princeton University. Her research motivation is formulating models that can represent real systems accurately and express mathematical bases/frameworks for further analysis. She had experience in developing algorithms and analyses to help design secure hardware systems. She is a recipient of Francis Robbins Upton Fellowship award from Princeton University. Her work on Hardware Trojan detection received Best Paper Award at DATE Conference (2015). She also has served as a referee on various journals and conferences and gave workshop and seminar talks. Besides her work at Princeton, she also had experience in industry research with two internships at Microsoft Research (MSR) in Redmond and Cambridge Labs.

#### 0930-1000 Paper presentation block 1

0930 Towards Gate-Level Design of QCA Circuits

1000-1030 Coffee Break

#### 1030-1200 Paper presentation block 2

- 1030 Deductive Binary Code Verification Based on Source-Code-Level ACSL Specifications
- 1100 Extracting Assertions for Conflicts in HDL Descriptions
- 1130 Complete Specification Mining
- 1200-1300 Lunch Break

#### 

Speaker: Pramod Subramanyan, Indian Institute of Technology Kaipur, IN

Recent years have seen much hand-wringing about security concerns posed by malicious hardware design S. Seemingly at the other end of the spectrum are inadvertent hardware design flaws that lead to security breaches. The former concern has led to development of algorithmic reverse engineering techniques, Hardware Trojan detection algorithmic and side-channel analysis algorithms – all of which aim to algorithmically discover malicious behavior from the bottom up. The latter concern has led to the progress in top-down security verification techniques based on model checking and syntax-guided synthesis. In this talk, I will try to review some recent progress in both top-down and bottom-up analysis. I will argue that both top-down and bottom-up techniques can synergistically benefit each other.

Pramod Subramanyan is an Assistant Professor in the Department of Computer Science and Engineering at the Indian Institute of Technology, Kanpur. He obtained his Ph.D. from Princeton University and subsequent to his Ph.D., he was a postdoctoral scholar at the University of California, Berkeley. His research interests lie at the intersection of system security and formal methods. His current research is focused on system-building techniques that can provide verifiable guarantees of security. Pramod's research has won several awards including the Best Paper Award at the ACM Computer and Communication Security conference, the ACM SIGDA Outstanding Ph.D. Dissertation in Electronic Design Automation Award, the Best Student Paper Award at IEEE Symposium on Hardware-Oriented Security and Trust.

- 1400-1430 Paper presentation block 3
- 1400Generating a UML Sequence Diagram from a Natural<br/>Language Scenario Description
- 1430–1500 Coffee Break

#### 1500–1600 Invited talk: Project Trellis: open bitstream documentation for the Lattice ECP5 FPGAs Speaker: David Shah, Symbiotic EDA, GB

The Lattice ECP5 is a family of mid-range (up to 85k logic cells) FPGAs. Project Trellis has created open source bitstream, architecture and timing documentation for them; in order to open up a better understanding of their internals. This has led to the development of an end-to-end open source Verilog to bitstream flow for these parts using Yosys for synthesis and nextpnr for place-and-route, and opens the door to low-level experimentation not possible within the constraints of the vendor FPGA tools. Open source compilers such as GCC and LLVM are now widely used and accepted in the software development community; and developing open bitstream documentation is a first step to bringing the FPGA ecosystem to parity with this.

This talk will describe the processes used to build this open documentation, detail some of the interesting lessons learnt along the way, and describe some of the possibilities that bitstream documentation bring for development and verification - with almost everything discussed equally applicable to FPGAs from other vendors.

David Shah is a engineer at Symbiotic EDA and a Electronic and Information Engineering student at Imperial College London. He entered the world of open source FPGAs by extending Project Lestorm, the iCE40 bitstream documentation project, to include the newer iCE40 UltraPlus FPGAs. As well developing Project Trellis, he has been involved in the development of a new open source FPGA place-and-route tool, nextpnr.

- 1600–1730 Paper presentation block 4
- 1600 Engineering of an Effective Automatic Assertion-based Verification Platform
- 1630 Design Mapper: Dataflow Analysis for Better Floorplans
- 1700 Using AI for the Performance Verification of High-End Processors
- 1715 The Verification Cockpit Harnessing Data Analytics for the HW Verification Process

Ē

#### AxC: 4th Workshop on Approximate Computing

#### Room 5 0830-1700

#### Programme Chair: Alberto Bosio, INL, FR

General Co-Chairs: Mario Barbareschi, University of Naples Federico II, IT Claus Braun, University of Stuttgart, DE

#### AIM OF THE WORKSHOP:

The investigation of connections between AxC paradigm and the verification, the test and the reliability of digital circuits from two points of view:

- how the approximate computing paradigm impacts the design and manufacturing flow of integrated circuits;
- how the verification, testing and reliability disciplines can be exploited in the approximate computing paradigms.

#### **KEYNOTES:**

- Prof. Kaushik Roy, title: Re-Engineering Computing with Neuro-Inspired Learning: Devices, Circuits, Systems. and Approximations
- Dr. Cristiano Malossi, title: Transprecision Computing for Energy-Efficiency

#### 0830-0900 Opening Session

#### 0900-1000 Keynote 1: Re-Engineering Computing with Neuro-Inspired Learning: Devices, Circuits, Systems. and Approximations

Kaushik Roy, School of Electrical and Computer Engineering of Purdue University, US

1000–1030 Coffee Break

#### 1030-1200 Technical Session 1

#### Resilience-based Mapping of Deep Neural Network Operations to Approximate Computing Units

Christoph Schorn<sup>1</sup>, Matthias Roth <sup>2</sup>, Andre Ĝuntoro<sup>4</sup> and Gerd Ascheid<sup>3</sup> <sup>1</sup>Robert Bosch GmbH, DE, <sup>2</sup>Esslingen University of Applied Sciences, DE, <sup>3</sup>RWTH Aachen University, DE

# Noise Budgeting in Multiple-Kernel Word-Length Optimization

Van-Phu Ha, Tomofumi Yuki and Olivier Sentieys, University of Rennes 1, FR

Reliability Evaluation of Mixed-Precision Architectures Paolo Rech, Fernando Fernandes dos Santos and Daniel Oliveira, UFRGS, BR

#### Approximate Computing of Transcendental Functions Applied to Artificial Neural Networks

Xin Fan, Arthur Ruder, Cecilia Höffler and Tobias Gemmeke, IDS, RWTH Aachen Univ, DE

 $\overline{W05}$ 

Lunch Break 1200-1300

- 1300-1330 **Invited Talk: Approximate Computing in HPC:** building from ground up Alessandro Cilardo, Università degli Studi di Napoli Federico II, IT
- **Keynote 2: Transprecision Computing for Energy-**1330-1430 Efficiency Cristiano Malossi, IBM Research of Zurich, CH

Coffee Break

**Technical Session 2** 

1430-1500

1500-1700

#### Targeting Approximation through Data Lifetime: A **Quest for Optimization Metrics**

Alessandro Savino<sup>1</sup>, Michele Portolan<sup>2</sup>, Stefano Di Carlo<sup>1</sup> and Regis Leveugle<sup>2</sup>

<sup>1</sup>Politecnico di Torino, IT, <sup>2</sup>University Grenoble Alpes, TIMA, FR

#### Jump Search: A Fast Technique for the Synthesis of **Approximate Circuits**

Linus Witschen, Hassan Ghasemzadeh Mohammadi, Matthias Artmann and Marco Platzner, Paderborn University, DE

#### An Approximate Communication Technique for Energy **Efficient Networks on Chip**

Giuseppe Ascia<sup>1</sup>, Vincenzo Catania<sup>1</sup>, John Jose<sup>2</sup>, Salvatore Monteleone<sup>1</sup>, Maurizio Palesi<sup>1</sup> and Davide Patti<sup>1</sup> <sup>1</sup>University of Catania, IT, <sup>2</sup>Indian Institute of Technology Guwahati, IN

#### Adjustable Precision Computing Using Redundant Arithmetic

Ali Skaf, Mona Ezzadeen, Mounir Benabdenbi and Laurent Fesquet, TIMA, FR

#### Towards One Million Component Library of **Approximate Circuits**

Lukas Sekanina, Zdenek Vasicek and Vojtech Mrazek, Brno University of Technology, CZ

#### Exploiting Approximate Computing to Increase System Lifetime

E. Sanchez<sup>1</sup>, P. Bernardi<sup>1</sup> and W. J. Perez-Holguin<sup>2</sup> <sup>1</sup>Politecnico di Torino, IT, <sup>2</sup>Universidad Pedagógica y Tecnológica de Colombia, CO

#### Approximate Computing for Sizing Hidden Layer in CNN

Stefano Marrone and Carlo Sansone, University of Naples Federico II, IT

#### 2nd International Workshop on Embedded Software for the Industrial IoT (ESIIT 2019)

#### Room 6 0845-1615

Organisers: Oliver Bringmann, University of Tuebingen / FZI, DE Wolfgang Ecker, Infineon Technologies, DE Wolfgang Müller, Paderborn University, DE Daniel Müller-Gritschneder, Technische Universität München, DE

#### **MOTIVATION AND OBJECTIVES**

The Internet-of-things (IoT) is emerging as the backbone for industrial automation. The tremendous impact of IoT to industrial applications is a key reason for IoT research and developments to grow dramatically in importance and economic impact for the next decade. At the edge of the IoT, ultra-thin devices with extremely small software memory footprints need to be cheap and capable to run with extremely small amounts of energy support over a very long lifetime. At the same time, IoT software must provide smart functions including real-time computing capabilities, connectivity, security, safety, and remote update mechanisms. These constraints put a high pressure on IoT software development based on the specific properties of IoT devices.

The ESIIT 2019 joint academic/industry workshop will focus on software development and maintenance of IoT devices addressing the very limited resources and power dissipation of IoT edge nodes in the context of a very long life cycle in an operational IoT network. This covers issues like software synthesis, configurability, safety, security, upgrades, fault recovery, maintenance as well as constraints and opportunities from newly emerging IoT hardware platforms. The workshop intends to provide an open platform for exchange and communication on new directions and requirements to academia and industry. We plan to especially give industrial speakers and leading research experts a platform to present the requirements and most recent results in today's and future industrial IoT-constrained software development and maintenance. The main objectives are:

- to invite industrial experts to present current and future needs and requirements
- to present and discuss novel technologies and ideas from different research areas and domains
- to explore and align trends and future needs for IoT platform development and maintenance from the perspective of academia and industry.

#### HIGHLIGHTS

ESIIT 2019 will feature a range academic talks with poster presentation as well as three invited industrial presentations.

- Invited talk from Michael Velten (Infineon Technologies AG) Title: Proposals for IP-XACT Extensions from Embedded Controller Use Cases
- Invited talk from Aljoscha Kirchner (Robert Bosch GmbH) Title: Automation of Embedded Software Development for Smart Sensor ASICs
- Invited talk from Thomas Kuhn (Fraunhofer IESE Title: BaSys 4.0: An Open Source Middle for the Industrial Internet of Things

W06

0900-1000 Session I: Invited Industrial Session

0845-0900 Opening

| ወ |
|---|
| 2 |
| 쁜 |
| 4 |
| ñ |

| 0900      | Proposals for IP-XACT Extensions from Embedded<br>Controller Use Cases<br>Michael Velten and Wolfgang Ecker, Infineon Technologies, DE                                                                                                                                                                                                                                                                                                                                                  |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0930      | Automation of Embedded Software Development for<br>Smart Sensor ASICs<br>Aljoscha Kirchner <sup>4</sup> , Jan-Hendrik Oetjens <sup>1</sup> and Oliver Bringmann <sup>2</sup><br><sup>1</sup> Robert Bosch GmbH, DE; <sup>2</sup> Universität Tübingen, DE                                                                                                                                                                                                                               |
| 1000-1030 | Coffee Break & Poster Discussions                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1030-1130 | Session II: Applications for the IOT                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1030      | An Experimental Platform for Cooperative Work<br>with Context-Oriented Programming and Hardware<br>Reconfiguration for Industry IoT<br>Harumi Watanabe <sup>1</sup> , Mikiko Sato <sup>1</sup> , Ikuta Tanigawa <sup>2</sup> , Mariya Kawamura <sup>1</sup> ,<br>Nobuhiko Ogura <sup>3</sup> and Takeshi Ohkawa <sup>4</sup><br><sup>1</sup> Tokai University, JP; <sup>4</sup> Yushu University, JP; <sup>3</sup> Tokyo City University, JP;<br><sup>4</sup> Utsunomiya University, JP |
| 1045      | Inertial Sensor Based Robot Gesture Detection for Safe<br>Human-Robot Interaction<br>Johann-Peter Wolff <sup>2</sup> , Christian Haubelt <sup>1</sup> , Rolf Schmedes <sup>2</sup> and Kim<br>Grüttner <sup>2</sup><br>JUniversity of Rostock, DE; <sup>2</sup> OFFIS - Institut für Informatik, DE                                                                                                                                                                                     |
| 1100      | An Open-Source, IoT-Tailored Face Detection Software<br>Panagiotis Kalodimas <sup>1</sup> , Antonis Nikitakis <sup>1</sup> and Ioannis Papaefstathiou <sup>2</sup><br><sup>1</sup> Technical University of Crete, GR; <sup>2</sup> Aristotle University of Thessaloniki, GR                                                                                                                                                                                                             |
| 1115      | Component-based FPGA Development of Intelligent<br>Image Processing for Industrial IoT Devices<br>Kenta Arai, Takeshi Ohkawa, Kanemitsu Ootsu and Takashi Yokota, Utsu-<br>nomiya University, JP                                                                                                                                                                                                                                                                                        |
| 1130-1200 | Session III: Invited Industrial Presentations                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1130      | BaSys 4.0: An Open-Source Middleware for the<br>Industrial Internet of Things<br>Frank Schnicke, Markus Damm and Thomas Kuhn, Fraunhofer IESE, DE                                                                                                                                                                                                                                                                                                                                       |
| 1200-1300 | Lunch Break & Poster Discussions                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1300-1430 | Session IV: Safety, Security, Performance and Power<br>Optimizations & Analysis for the IoT                                                                                                                                                                                                                                                                                                                                                                                             |
| 1300      | Firmware-Driven Optimization of the Hardware/<br>Software Interface for IoT Nodes<br>Rafael Stahl, Daniel Müller-Gritschneder and Ulf Schlichtmann, TUM, DE                                                                                                                                                                                                                                                                                                                             |
| 1315      | A Heuristic for Multi Objective Software Application<br>Mappings on Heterogeneous MPSoCs<br>Gereon Führ <sup>3</sup> , Ahmed Hallawa <sup>3</sup> , Rainer Leupers <sup>3</sup> , Gerd Ascheid <sup>4</sup> and<br>Awaid-Ud-Din Shaheen <sup>2</sup><br><sup>4</sup> RWTH Aachen, DE; <sup>5</sup> Silexica GmbH, DE                                                                                                                                                                    |

| 1330                       | Source-level Power Simulation of IoT Firmware for<br>Energy Evaluation<br>Michael Kuhn and Oliver Bringmann, Universität Tübingen, DE                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1345                       | Towards Distributed Runtime Monitoring with C++<br>Contracts<br>Rolf Schmedes and Philipp Ittershagen, OFFIS - Institut für Informatik, DE                                                                                                                                                                                                                                                                                                                                                 |
| 1400                       | Security Chain Tool for IoT Secure Applications<br>Christoph Schmittner and Abdelkader Magdy Shaaban, Austrian<br>Institute of Technology, AT                                                                                                                                                                                                                                                                                                                                              |
| 1415                       | <b>QEMU for Dynamic Memory Analysis of Security</b><br><b>Sensitive Software</b><br>Peer Adelt <sup>1</sup> , Bastian Koppelmann <sup>1</sup> , Wolfgang Müller <sup>1</sup> , Christoph Scheytt <sup>1</sup><br>and Benedikt Driessen <sup>2</sup><br><sup>1</sup> Heinz Nixdorf Institute, DE; <sup>2</sup> Kasper & Oswald GmbH, DE                                                                                                                                                     |
| 1430-1500                  | Coffee Break & Poster Discussions                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1500 - 1600                | Session V: Model Based Frameworks for IoT Software<br>Development                                                                                                                                                                                                                                                                                                                                                                                                                          |
| <b>1500 - 1600</b><br>1500 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                            | Development<br>A Syntax Oriented Code Generation Approach for SoC<br>Design Automation<br>Michael Werner, Andreas Neumeier and Wolfgang Ecker, Infineon Tech-                                                                                                                                                                                                                                                                                                                              |
| 1500                       | Development<br>A Syntax Oriented Code Generation Approach for SoC<br>Design Automation<br>Michael Werner, Andreas Neumeier and Wolfgang Ecker, Infineon Tech-<br>nologies, DE<br>Ecosystem for Agile Design of Future-Proof RISC-V<br>Based IoT-Devices<br>Leon Hielscher <sup>3</sup> , Frederik Haxel <sup>4</sup> , Arthur Kühlwein <sup>4</sup> , Sebastian Reiter <sup>4</sup> ,<br>Alexander Viehl <sup>4</sup> , Oliver Bringmann <sup>4</sup> and Wolfgang Rosenstiel <sup>2</sup> |

Ē

# Workshop on Machine Learning for CAD

Room 7 0830-1730

#### Organisers:

Hussam Amrouch, Karlsruhe Institute of Technology (KIT), DE Jörg Henkel, Karlsruher Institut für Technologie (KIT), DE Marilyn Wolf, Georgia Tech, US

This workshop focuses on machine learning methods for all aspects of CAD and electronic system design. Advances in machine learning (ML) over the past half-dozen years have revolutionized the effectiveness of ML for a variety of applications. However, design processes present challenges that require parallel advances in ML and CAD as compared to traditional ML applications such as image classification. As such, the spurpose of the workshop is to discuss, define and provide a roadmap for the special needs for ML for CAD where CAD is broadly defined as design time techniques as well as run-time techniques. The results of the workshop will be published in a special issue at ACM Transactions on Design Automation of Electronic Systems (TODAES).

#### **Invited Speakers and Panelists:**

Krishnendu Chakrabarty, Duke University,US Rolf Drechsler, University of Bremen, DE Paul Franzon, North Carolina State University, US Siddharth Garg, New York University, US Georges Gielen, KU Leuven, BE Rajesh Gupta, UC San Diego, US Ulf Schlichtmann, TU Munich, DE Dimitrios Soudris, University of Athens, GR Norbert Wehn, TU Kaiserslautern, DE Kai-Chiang Wu, National Chiao Tung University, TW Lilia Zaourar, CEA-LIST, FR

#### 0830 Design Space Exploration using Machine Learningo

- 0830-0900 Machine Learning Approaches for Efficient Design Space Exploration of Application-specific NoCs Ulf Schlichtmann, TU Munich, DE
- 0900–0930 Machine Learning for Design Space Exploration of CPS Lilia Zaourar, CEA-LIST, FR
- 0930–1000 Machine Learning Techniques for VLSI CAD Rajesh Gupta, UC San Diego, US

1000 Coffee Break

#### 1030 Design for Reliability using Machine Learning

- 1030–1100 Resilience Evaluation for Approximating SystemC Designs Using Machine Learning Techniques Rolf Drechsler, University of Bremen, DE
- 1100–1130 ML4TPU: Machine Learning for Energy Efficient and Reliable ML Hardware Siddharth Garg, New York University, US

| 1130-1200 | Learning-based methodologies for assessing chip<br>health in terms of aging and reliability<br>Kai-Chiang, National Chiao Tung University, TW                           |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1200      | Lunch Break                                                                                                                                                             |
| 1300      | Design-Time and Run-Time Machine Learning<br>Techniques for SoCs                                                                                                        |
| 1300-1330 | Designing Your Circuits with Robots<br>Paul Franzon, North Carolina State University, US                                                                                |
| 1330-1400 | Predictive Analytics for Run-Time Anomaly Detection<br>and Failure Prediction in Complex Core Routers<br>Krishnendu Chakrabarty, Duke University, US                    |
| 1400-1430 | A Methodology for Application Implementation onto<br>3-D FPGAs<br>Dimitrios Soudris, University of Athens, GR                                                           |
| 1430      | Coffee Break                                                                                                                                                            |
| 1500      | Machine Learning for Circuit Modeling                                                                                                                                   |
| 1500-1530 | AI learning techniques in design and test of analog<br>integrated circuits<br>Georges Gielen, KU Leuven, BE                                                             |
| 1530-1600 | Modeling of DRAM Behavior with<br>Recurrent Neural Networks<br>Norbert Wehn, TU Kaiserslautern, DE                                                                      |
| 1600-1615 | Poster: Machine Learning in Logic Synthesis<br>Lukas Sekanina, Brno Institute of Technology, CZ                                                                         |
| 1615-1630 | Poster: Fast FPGA Routing Algorithm using Graph<br>Neural Network<br>Huiyuan Song, PKU Advanced Institute of Information Technology, CN                                 |
| 1630      | Panel: Where Do We Go From Here?                                                                                                                                        |
|           | Panelists:<br>Paul Franzon, North Carolina State University, US<br>Rajesh Gupta, UC San Diego, US<br>Lilia Zaourar, CEA-LIST, FR<br>Norbert Wehn, TU Kaiserslautern, DE |
|           | Moderator: Marilyn Wolf, Georgia Tech, US                                                                                                                               |
| 1730      | Workshop Wrap-up<br>Joint dinner with discussion of future plans (buy-your-own-meal)<br>Location: Ristorante Buca Mario                                                 |

Ē

# W08

#### Grand Challenges and Research Tools for Quantum Computing

Room 10 0830-1730

Organiser: Ali Javadi, IBM, US

#### WORKSHOP DETAILS:

Quantum computing is at an inflection point, where 72-qubit (quantum bit) machines have been built, 100-qubit machines are just around the corner, and even 1000-qubit machines are perhaps only a few years away. These machines have the potential to fundamentally change our concept of what is computable and demonstrate practical applications in areas such as quantum chemistry, optimization, and quantum simulation.

Yet a significant resource gap remains between practical quantum algorithms and near-term machines. Software and architectures are what are needed to increase the efficiency of algorithms and machines and close this gap. There is a urgent shortage of the necessary computer scientists to work on closing this gap (there are over 60 public and private companies trying to hire in this area).

This workshop will outline the grand research challenges in closing this gap, including programming language design, software and hardware verification, defining and perforating abstraction boundaries, cross-layer optimization, managing parallelism and communication, mapping and scheduling computations, reducing control complexity, machine-specific optimizations, and many more. Some of these challenges can be approached with minimal quantum computing background and some will require greater depth.

We will introduce the basic concepts and resources to enable researchers to begin to delve into these challenges. We will also introduce quantum algorithms of near-term significance.

Finally, we will provide an overview and hands-on experience with an end-to-end set of software tools from a high-level programming language to running experiments on cloud-access IBM quantum machines. These tools will be a combination of the Scaffold Quantum Programming Language/Compiler and the IBM Qiskit tools and interfaces.

This workshop will be highly interactive. Participants will install our tools and work with code examples running on real quantum hardware at IBM, all organized within Jupyter notebooks, throughout the afternoon.

#### ORGANISERS

Fred Chong (UChicago) – co-author of the Scaffold compiler and simulation tools for quantum computing and a synthesis lecture on quantum computing for computer architects.

Ken Brown (Duke) – Leading researcher in the control of quantum systems for both understanding the natural world and developing new technologies. His current research areas are the development of robust quantum computers and the study of molecular properties at cold and ultracold temperatures.

Andrew Cross (IBM Research) – Researcher in quantum computing theory, author of the Quantum Assembly (QASM) language and the Qiskit compiler for cloud-access to IBM quantum machines, and expert in quantum error correction.

**Diana Franklin** (UChicago) – Education lead of EPiQC. Co-author of the Scaffold compiler and simulation tools for quantum computing.

Ali Javadi-Abhari (IBM Research) – co-author of the Scaffold compiler and simulation tools for quantum computing and researcher for IBM's Qiskit quantum computing tools and cloud access to IBM's prototype machines.

#### TEACHING ASSISTANTS

Pranav Gokhale (UChicago) – second year PhD student in quantum computer architecture

Xin-Chuan (Ryan) Wu (UChicago) – third year PhD student in quantum computer architecture

| 0830 | Intro to Grand Challenges in Quantum Computing<br>Fred Chong (UChicago)               |
|------|---------------------------------------------------------------------------------------|
| 1000 | Coffee Break                                                                          |
| 1030 | Basics of Quantum Computing<br>Diana Franklin (UChicago)                              |
| 1200 | Lunch Break                                                                           |
| 1300 | Basic Algorithms, Tools for Compilation (Hands-on<br>Demo)<br>Ali Javadi-Abhari (IBM) |
| 1430 | Coffee Break                                                                          |
| 1500 | Algorithms for Quantum Chemistry<br>Ken Brown (Duke)                                  |
| 1730 | Workshop Wrap-up                                                                      |

Ē

# W09

# Quo vadis, Logic Synthesis?

Room 8 0830-1730

Organisers:

Tiziano Villa, Dipartimento d'Informatica, Università di Verona, IT Luca Carloni, Columbia University, US

Speakers:

Luca Amaru, Synopsys, US Anna Bernasconi, Università di Pisa, IT Valentina Ciriani, Università degli Studi di Milano, IT Jordi Cortadella, Universitat Politecnica de Catalunya, ES Masahiro Fujita, University of Tokyo, JP Jie-Hong Jiang, National Taiwan University, TW Weikang Qian, Shanghai Jiao Tong University, CN Sherief Reda, Brown University, US Marc Riedel, University of Minnesota, US Tsutomu Sasao, Meiji University, JP Mathias Soeken, Integrated System Laboratory – EPFL, CH Andres Takach, Calypto Design Systems, US Gabriella Trucco, University degli Studi di Milano, IT Luca Carloni, Columbia University, US

In 1984, the book on Espresso by R. Brayton, G. Hachtel, C. McMullen and A. Sangiovanni-Vincentelli provided the first layer of the foundations of modern logic synthesis. The work done around that time by leading academic and industrial research laboratories triggered the first wave of modern logic design tools like Espresso, MIS, SIS and VIS, which then became the backbone of the industrial design chains offered by the newborn Electronic Design Automation Industry. After many research breakthroughs and industrial successes, it is time for an assessment of the perspectives of logic synthesis, both as a core technology in digital system design and an enabling technology in other domains (biological synthesis, machine learning for data analysis, etc.). To achieve this goal, this workshop brings together an inclusive list of speakers from both academia and industry, to report on the state-of-art and strategic directions of the field.

| 0830-0840 | Introduction<br>Luca Carloni, Columbia University, US and<br>Tiziano Villa, Dipartimento d'Informatica, Università di Verona, IT                                      |  |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0840-0900 | <b>Thirty-five years after the Espresso book: a</b><br><b>retrospective on logic synthesis</b><br>Tiziano Villa, Dipartimento d'Informatica, Università di Verona, IT |  |

0900-1000 Algorithmic foundations of logic synthesis - Part 1

Extracting functions from Boolean relations Jordi Cortadella, Universitat Politecnica de Catalunya, ES

# Expressing flexibility in logic synthesis by Boolean relations

Anna Bernasconi, Università di Pisa, IT

1000-1015 Coffee Break

#### 1015–1115 Algorithmic foundations of logic synthesis – Part 2

Craig interpolation in logic synthesis applications Jie-Hong Jiang, National Taiwan University, TW

SAT in logic synthesis Mathias Soeken, Integrated System Laboratory – EPFL, CH

#### 1115-1215 Synthesis for emerging technologies

XOR gates in emerging technologies Valentina Ciriani, Università degli Studi di Milano, IT

Majority Logic Synthesis Luca Amaru, Synopsys, US

1215-1315 Lunch Break

#### 1315-1415 Approximate synthesis

Approximate logic synthesis for area and delay optimization Weikang Qian, Shanghai Jiao Tong University, CN

Systematic approaches to approximate logic synthesis Sherief Reda, Brown University, US

#### 1415-1515 High-level synthesis

High-level synthesis: status and future trends Andres Takach, Calypto Design Systems, US

How high-level synthesis enables design for reusability of hardware accelerators Luca Carloni, Columbia University, US

1515–1530 Coffee Break

#### 1530-1630 Logic synthesis and machine learning

Automated synthesis of distributed/parallel computing through templates and inductive reasoning Masahiro Fujita, University of Tokyo, JP

On the minimization of variables to represent sparse multi-valued input decision diagrams Tsutomu Sasao, Meiji University, JP

#### 1630-1730 Logic synthesis and biological models

Synthetic biology: application of logic synthesis to biological models Gabriella Trucco, Università degli Studi di Milano, IT

Stochastic logic applied to DNA computing Marc Riedel, University of Minnesota, US

T

### W10

#### Workshop on Open-Source Design Automation for FPGAs - OSDA

Room 4 0845-1730

#### Organisers:

Eddie Hung, University of British Columbia, CA Christian Krieg, Vienna University of Technology, AT Clifford Wolf, Symbiotic EDA, AT

#### Programme Committee Members:

Andrea Borga, oliscience, NL Xin Fang, Northeastern University, US Shane Fleming, Imperial College London, GB Hipolito Guzman-Miranda, University of Sevilla, ES Steve Hoover, Redwood EDA, US Dirk Koch, University of Manchester, GB Mieszko Lis, University of British Columbia, CA Brent Nelson, Brigham Young University, US Steffen Reith, RheinMain University of Applied Sciences, DE Davide Rossi, University of Bologna, IT

#### website: osda.gitlab.io

FPGAs are increasingly finding themselves in huge data-centers as well as in the hands of hobbyists. However the wide availability of these high and low cost devices contrasts with the narrow ways in which one can access them – through proprietary closed-source tools and IP – which can hamper the realisation and deployment of novel FPGA-based applications and EDA innovations. Open-source is a proven and prevalent success when it comes to CPU and GPU silicon, and there are already efforts to drive reconfigurable silicon towards the same trend.

This one-day workshop aims to bring together industrial, academic, and hobbyist actors to explore, disseminate, and network over ongoing efforts for open design automation, with a view to enabling unfettered research and development, improving EDA quality, and lowering the barriers and risks to entry for industry. These aims are particularly poignant due to the recent efforts across the European Union (and beyond) that mandate "open access" for publicly funded research to both published manuscripts as well as any code necessary for reproducing its conclusions.

#### TOPICS OF INTEREST AT OSDA INCLUDE, BUT ARE NOT LIMITED TO:

- Open-source FPGA tools the latest developments, breakthroughs, challenges and surveys on the toolflows required to target real silicon parts: synthesis, simulation, place and route, etc.
- Open-source IP for FPGAs contributions that enrich the IP ecosystem and reduce the need to "re-invent the wheel", e.g. PCIe and DDR controllers, debug infrastructure, etc.
- Design methodologies provided as open-source such as alternative hardware description languages (e.g. derived from Python, Scala), domain specific languages (DSL), high level synthesis (HLS), asynchronous methods, and others.
- Directions on where the open-source FPGA movement should go, current weaknesses in the toolchain, and/or perspectives from industry on how open-source can affect aspects of safety, security, verification, IP protection, time-to-market, datacenter/cloud infrastructure, etc.
- Discussions and case studies on how to license, acquire funding, and commercialise technologies surrounding open-source hardware, which may be different to open software.

#### 0845-0900 Welcome

0900 - 1000

# Keynote: PULP – An Open-Source RISC-V Based Multi-Core Platform for In-Sensor Analytics Davide Rossi, Università di Bologna, IT

The "internet of everything" envisions trillions of connected objects loaded with high-bandwidth sensors requiring massive amounts of local signal processing, fusion, pattern extraction and classification. While silicon access cost is naturally decreasing due to the twilight of the Moore's law, the access to hardware IPs still represents a huge barrier for innovative start-ups and companies approaching the market of IoT. In this context, the recent growth of high-quality open source hardware IPs represents a promising way to surpass this barrier, paving the way for a number of exciting applications of open-source electronics. In this talk, I will describe the evolution of the open-source Parallel-Ultra-Low-Power (PULP) platform as well as opportunities and challenges for next generation open source computing systems.

Speaker biography: Davide Rossi, received the PhD from the University of Bologna, Italy, in 2012. He has been a post doc researcher in the Department of Electrical, Electronic and Information Engineering "Guglielmo Marconi" at the University of Bologna since 2015, where he currently holds an assistant professor position. His research interests focus on energy efficient digital architectures in the domain of heterogeneous and reconfigurable multi and many-core systems on a chip. This includes architectures, design implementation strategies, and runtime support to address performance, energy efficiency, and reliability issues of both high end embedded platforms and ultra-low-power computing platforms targeting the IoT domain. In these fields, he has published more than 80 paper in international peer- reviewed conferences and journals.

1000-1030 Coffee Break & Demos

#### nextpnr – a portable FPGA place and route tool David Shah and Eddie Hung, SymbioticEDA, AT

# OpenFPGA: a Complete Open Source Framework for FPGA Prototyping

Baudouin Chauviere, Aurélien Alacchi, Edouard Giacomin, Xifan Tang and Pierre-Emmanuel Gaillardon, University of Utah, US

#### 1030-1130 Session 1: Full Papers

# LiteX: an open-source SoC builder and library based on Migen Python DSL

Florent Kermarrec, Sébastien Bourdeauducq, Jean-Christophe Le Lann and Hannah Badier, Enjoy-Digital, FR

On Hardware Verification In An Open Source Context Ben Marshall, University of Bristol, UK

PyGears: A Functional Approach to Hardware Design Bogdan Vukobratović, Andrea Erdeljan and Damjan Rakanović, University of Novi Sad, RS

#### 1130–1200 LegUp High-Level Synthesis and its Commercialization

Jason Anderson, University of Toronto, CA

High-level synthesis (HLS) is the automated synthesis of a hardware cir-

# NON

ü

# FRIDAY, 29 MARCH 2019

cuit from a software program first proposed in the 1980s, and spending decades on the sidelines of mainstream RTL digital design, there has been tremendous buzz around HLS technology in recent years. HLS is on the upswing as a design methodology for field-programmable gate arrays (FPGAs) to improve designer productivity and ultimately, to make FPGA technology accessible to software engineers having limited hardware expertise. The hope is that down the road, software developers can use HLS to realize FPGA-based accelerators customized to applications that work in tandem with standard processors to raise computational throughput and energy efficiency. In this talk, I will overview the trends behind the recent drive towards FPGA HLS and why the need for, and use of, HLS will only become more pronounced in the coming years. The talk will highlight current HLS research directions and expose some of the challenges for HLS that may hinder its update in the digital design community. I will describe work underway in the LegUp HLS project at the University of Toronto -- a publicly available HLS research tool that has been downloaded by over 5000 groups from around the world. LegUp HLS technology is being commercialized in a start-up company, LegUp Computing Inc. (https://www.legupcomputing.com/), which was founded in 2015 and received seed funding from Intel Capital in 2018. A key value proposition of LegUp HLS is FPGA-vendor agnosticism - synthesized circuits can be targeted to any FPGA.

Speaker Biography: Jason Anderson (http://janders.eecg.toronto.edu/) is Professor and Associate Chair, Research, with the Dept. of Electrical and Computer Engineering, University of Toronto, and holds the Jeffrey Skoll Endowed Chair. He joined the FPGA Implementation Tools Group, Xilinx, Inc., San Jose, CA, USA, in 1997, where he was involved in placement, routing, and synthesis. He became a Principal Engineer at Xilinx in 2007 and joined the university in 2008. His research interests are all aspects of tools, architectures, and circuits for FPGAs. He has co-authored over 90 peer-reviewed research publications, 4 book chapters, holds 29 U.S. patents, and was Program Co-Chair for FPL 2016, Program Chair for ACM FPGA 2017, and is General Chair for ACM FPGA 2018. He is Co-Founder and Chief Scientific Advisor of LegUp Computing Inc.

#### 1200–1245 Lunch Break

#### 1245–1330 Panel discussion: How does one commercialise/ undertake research on open-source EDA/IP?

The Panelists will be discussing whether it is possible to build a (stable!) business or research group around open-source – when the things that you are building is ostensibly given away for free. Topics explored will be panelist's experiences with doing this, their opinions on the various open-source licenses (copyleft versus permissive) in the context of hardware, their views on whether open and closed-source can co-exist, and the momentum within the EU to mandate "open access" research.

#### **Panelists:**

Andrea Borga, oliscience, NL Ulrich Drepper, Red Hat, DE Hipolito Guzman, University of Sevilla, ES Clifford Wolf, Symbiotic EDA, AT

#### 1330–1400 VHDL Reuse: from Vendor Independence to Open Source Daniel van der Schuur, ASTRON, NL

ASTRONs mission is to make discoveries in radio astronomy happen. The high performance streaming data systems we build to do that naturally have FPGAs at their hearts. To balance project requirements, cost and availability of FPGA devices, ASTRON uses an approach that is both vendor and application independent. With generic, universal FPGA platforms (UniBoard, UniBoard2, Perentie), new science applications can take advantage of already available hardware. By also having a vendor independent VHDL library and tool flow, new FPGA hardware can also

be adopted/developed with minimal firmware rework needed. This talk is about the advantages of vendor independence and how we chose to implement this, covering VHDL source code, vendor IP, library structures and simulation and synthesis tools. Another important aspect is the automated regression testing of the firmware library as it is updated on a daily basis. All this is made possible and structured by ASTRONs scripted tool flow, which is to be released as open source on OpenCores.org. Finally, this talk will cover how and why ASTRON is going to release its firmware library on OpenCores, and the technical challanges in doing so.

Speaker biography: Daniel van der Schuur is a digital designer at the Netherlands Institute for Radio Astronomy (ASTRON). As ASTRON designs, builds and operates complex high performance hybrid (FPGA, GPU, CPU, fiber networks) systems to make new discoveries, Daniel is passionate about reducing the time to science - from streaming system design to VHDL implementation.

#### 1400-1430 Session 2 - Lightning Talks

#### Enabling FPGA Domain-specific Compilers Through Open Source Alireza Kaviani and Chris Lavin, Xilinx Research Labs, US

# Minitracer: A minimalist requirements tracer for HDL designs

Carlos López-Melendo and Hipólito Guzmán-Miranda, University of Seville, ES

#### OpenFPGA: a Complete Open Source Framework for FPGA Prototyping

Baudouin Chauviere, Aurélien Alacchi and Edouard Giacomin, Xifan Tang and Pierre-Emmanuel Gaillardon, University of Utah, US

#### Draft of CERN OHL (Open Hardware Licence) v2: We need your feedback Tristan Gingold, CERN, CH

GHDL: Present and Future Tristan Gingold, CERN, CH

1430-1500 Coffee Break & Posters

#### 1500–1545 UVVM – The fastest growing FPGA verification methodology world-wide! Espen Tallaksen, Bitvis, NO

On average half the development time for an FPGA is spent on verification. It is possible to significantly reduce this time, and major reductions can be accomplished with only minor adjustments and no extra cost. For an FPGA design we all know that the architecture - all the way from the top to the micro architecture - is critical for both the FPGA quality and the development time. It should really be obvious that this also applies to the testbench. UVVM (the open source Universal VHDL Verification Methodology) was developed to solve this and will reduce the verification time significantly while at the same time improving the product quality. UVVM provides a very simple and powerful architecture that allow designers to build their own test harness much faster than ever before - using a mix of their own and open source verification components. UVVM also provides an architecture, methodology and library to allow VHDL verification components to be made extremely efficiently. And maybe the most important feature - UVVM allows the best possible testbench and test case overview using high level commands for both DUT interface control and synchronization. The great overview, maintainability, extensibility, modifiability and reuse has resulted in an extraordinary fast spread of this methodology - and according to the

П Ц

Ē

# FRIDAY, 29 MARCH 2019

2018 Wilson Research report UVVM was the by far fastest growing FPGA verification methodology over the last two years. UVVM is the new standardised VHDL testbench architecture, recommended by Doulos and backed by ESA (the European Space Agency) through a contract for further extension of the UVVM functionality. This presentation will show you how simple this is to understand, build and control. It will also show the latest features from the ESA project and further planned extensions.

Speaker Biography: Espen Tallaksen is the managing director and founder of Bitvis, an independent design centre for embedded software and FPGA. He graduated from the University of Glasgow (Scotland) in 1987 and has 30 years' experience with FPGA and ASIC development from Philips Semiconductors in Switzerland and various companies in Norway, including his earlier founded company Digitas. During twenty years Espen has had a special interest for methodology cultivation and pragmatic efficiency and quality improvement. One result of this interest is the UVVM verification platform that is currently being used by a huge number of companies world-wide. He has given many presentations and keynotes on various technical aspects of FPGA development.

#### 1545-1645 Session 3 - Full papers

# PRGA: An Open-source Framework for Building and Using Custom FPGAs

Ang Li and David Wentzlaff, Princeton University, US

An Open-source Framework for Xilinx FPGA Reliability Evaluation

Aitzan Sari, Vasileios Vlagkoulis and Mihalis Psarakis, University of Piraes, GR

#### Python Wraps Yosys for Rapid Open-Source EDA Application Development Benedikt Tutzer, Christian Krieg, Clifford Wolf and Axel Jantsch, TU Wien, AT

#### 1645 - 1715 FuseSoC - Cores never been so much fun Olof Kindgren, Qamcom Research & Technology, SE

In many ways, HDL developers have been many years behind their counterparts in the software world. One such area is core management. Where the software developers simply specify which libraries they depend on, HDL developers rely on copying around source code. Where software developers can select their build tool with a flick of a switch, HDL developers use tool-specific project files powered by custom makefiles. FuseSoC rectifies this by bringing a modern package manager and a uniform build system to HDL developers, making it easy to reuse existing code, change tools and move projects between FPGAs from different vendors. Having been around for seven years there are now hundreds of FuseSoC-compatible cores and 14 different simulation, synthesis and lint tools supported. This presentation will give an overview of where FuseSoC can help spending less time on the cores, and more time on the core business

Speaker biography: Olof Kindgren is a senior digital design engineer working for Qamcom Research & Technology. He became actively involved with free and open source silicon through the OpenRISC project in 2011 and has since then worked on many FOSSi projects with a special interest in tools and collaborations. Notable work include the FuseSoc IP core package manager; SERV, the award-winning RISC-V CPU and ipyxact, the IP-XACT Python library. In 2015, he also co-founded FOSSi Foundation, a vendor-independent organization with the mission to promote and assist Open Source Silicon in academia, the industry and for hobbyists alike.

#### 1715-1730 Closing remarks

# 25-29 MARCH 2019, FLORENCE, ITALY

# EXHIBITION THEATRE SESSIONS

#### Exhibition Theatre Chair: Jürgen Haase, edacentrum GmbH, DE

In addition to the conference programme, there will be nine Exhibition Workshops as part of the exhibition. These workshops will feature technical presentations on the state-of-the-art in our industry, tutorials, information on funding opportunities for research and as a special highlight career sessions for students. The theatre is located in the centre of the exhibition hall, close to the booths and the rooms of the technical conference.

The Exhibition Theatre sessions are open to conference delegates as well as to exhibition visitors.

2.8

3.8

#### How Electronic Systems can benefit from Machine Learning and from ESD Alliance

#### Tuesday 1130-1300

→ See Page 46

In this session the Electronic System Design Alliance will present their newest initatives and results. Mentor, a Siemens Business will discuss approaches for application of Machine Learning for designing and producing microelectronics products. IngeniArs will analyze scenarios for realizing smart edge devices by using accelerators for executing Machine Learning and Deep Learning algorithms.

#### **DFG Collaborative Funding Instruments**

#### Tuesday 1430-1600

#### → See Page 52

Collaborative interdisciplinary research is considered of paramount importance today for the achievement of breakthroughs and jumps in technical innovation. In this session, program director Dr. Andreas Raabe introduces which types of collaborative funding instruments are offered by the Deutsche Forschungsgemeinschaft (DFG) in Germany, but also funding opportunities for international cooperations. After an introduction into different funding instruments for short, medium and long term collaborative research, concrete example initiatives in the scope of topics of DATE will be shortly introduced and summarized by representatives with a majority of these initiatives also exhibiting during the conference week.



#### Publisher's Session: How to Publish Your Research Work

#### Tuesday 1615-1645

→ See Page 53

This publisher's session invites all attendees to discuss how and why to publish their research work with Springer Nature. Charles Glaser, Editorial Director for Springer, will present his advice for collaboration in research dissemination. He will be available in this session, as well as the entire exhibition, to discuss the publication of your next book.



#### Embedded Tutorial: Paving the Way for Very Large Scale Integration of Superconductive Electronics

Tuesday 1700-1830

→ See Page 59

## 5.8

6.8

## Special Session: The ARAMIS II Project -Efficient Use of Multicore for safety-critical Applications

Wednesday 0830-1000

→ See Page 64

## TETRAMAX: Smart funding for digitalization of Europe's Industry

## Wednesday 1100-1230

## → See Page 72

One of the most demanding challenge for Europe's Industry is to implement information technologies and to transfer knowledge from research to business. The session speakers will demonstrate in a pragmatic way and by use of concrete examples how technology transfer can be initiated and implemented in practice and to overcome the associated pitfalls and use the innovation opportunities.

## **Inspiring futures! Careers Session @ DATE**

## Part 1

Part 2

Wednesday 1430-1600

→ See Page 78

## 8.8

7.8

## Wednesday 1700-1830

## → See Page 85

This session aims to bring together recruiters – mostly companies large and small, as well as universities and research centres – with potential jobseekers in the technology areas covered by DATE and HiPEAC. The progamme will be tailored to the needs of the students and researchers.

## 9.8

10.8

## Special Session: IBM's Qiskit Tool Chain: Developing for and Working with Real Ouantum Computers

Thursday 0830-1000

 $\rightarrow$  See Page 90

→ See Page 97

## Europe digitization: Smart Anything Everywhere Initiative & FED4SAE, open calls and success stories

## Thursday 1100-1230

FED4SAE project aims at bringing innovative Cyber-Physical System technologies to businesses from any sectors and any companies. The presentation of awarded projects illustrate FED4SAE one-stop-shop to accelerate CPS developments combining i) Access to leading-edge CPS platforms, Advanced Technologies, and Testbeds from Industrials and R&D centers, ii) Technical coaching from domain experts, iii) Innovation Management support, iv) Up to €60k in financial support to innovative companies plus access to further VC funding, v) and Access to potential users and suppliers across value chains throughout Europe. This session will confront the view point of large industrial, RTOs and SMEs and their targeted objectives and impact.

25-29 MARCH 2019, FLORENCE, ITALY

## EXHIBITION THEATRE SESSIONS

## An Industry Approach to FPGA/ARM System Development and Verification



Part 1

Thursday 1400-1530

→ See Page 102



## Thursday 1600-1730

→ See Page 108

MATLAB and Simulink provide a rich environment for embedded-system development, with libraries of proven, specialized algorithms ready to use for specific applications. The environment enables a model-based design workflow for fast prototyping and implementation of the algorithms on heterogeneous embedded targets, such as MPSoC. A systemlevel design approach enables architectural exploration and partitioning, as well as coordination between SW and HW development workflows. Functional verification throughout the design process improves coverage and test-case generation while reducing the time and resources required.



Association & Conference Management Group



## K.I.T. Group

With more than 25 years of expertise in the organisation of conferences and strategic alliances, we are now based in Germany with Europe at our feet and operational offices worldwide. Over 2,500 congresses, organised across 5 continents, from 50 to 28,000 participants!

We can be everywhere for you!

K.I.T. Group GmbH Dresden Bautzner Straße 117–119 01099 Dresden

Phone +49 351 4967540 Fax +49 351 4956116 info@kitdresden.de

## www.kit-group.org

## University Booth at DATE 2019

The University Booth is organised during DATE and will be located in the exhibition area. All demonstrations will take place from Tuesday, 26 March, to Thursday, 28 March 2019, during DATE. Universities and public research institutes have been invited to submit hardware or software demonstrators.

The University Booth programme is composed of 32 demonstrations from ten different countries, presenting software and hardware solutions. The programme is organised in nine sessions of 2 or 2.5 h duration and will cover the topics:

- Electronic Design Automation Prototypes
- Hardware Design and Test Prototypes
- Heterogeneous Computing: Embedded meets Hyperscale and HPC
- Model-Based Design of Intelligent Systems

The University Booth at DATE 2019 invites you to find out more about the latest trends in software and hardware from the international research community.

Most demonstrators will be shown more than once, giving visitors more flexibility to come to the booth and find out about the latest innovations.

We are sure that the demonstrators will give an attractive supplement to the DATE conference program and exhibition. We would like to thank all contributors to this programme.

More information is available online at https://www.date-conference. com/exhibition/u-booth. The University Booth programme is included in the conference booklet and available online at https://www.date-conference.com/exhibition/ub-programme. The following demonstrators will be presented at the University Booth.

## A FAST PROTOTYPING FRAMEWORK FOR SERVICE-ORIENTED AUTOMOTIVE APPLICATIONS

Authors: Matthias Becker, Zhonghai Lu and De-Jiu Chen, KTH Royal Institute of Technology, SE

## Timeslots:

| UB02.3 | Tuesday, 26 March 2019   | 1230-1500 |
|--------|--------------------------|-----------|
| UB03.3 | Tuesday, 26 March 2019   | 1500-1730 |
| UB07.3 | Wednesday, 27 March 2019 | 1400-1600 |

Service-Oriented Architectures (SOA) provide a flexible platform for advanced automotive software applications. We present a research platform for fast prototyping of platform software and applications. The hardware is built around a RC car. Several sensors and actuators are connected over microcontrollers that can be accessed from higher-level ECUs over bus connections. User applications are executed on 4 Linuxbased ECUs which communicate over a multi-hop Ethernet network. All communication of applications is realized over SOME-IP, an automotive middleware layer that is based on the SOA principle. The development framework generates code skeletons for user tasks, and all required management and configuration code of the underlying SOA framework, based on a user specified application model. It is then automatically transferred and compiled on the respective ECUs. We show the usability of the platform by a remote-operation scenario.

## A MODULAR RECONFIGURABLE DIGITAL MICROFLUIDICS PLATFORM

Authors: Georgi Tanev<sup>1</sup>, Winnie Svendsen<sup>2</sup> and Jan Madsen<sup>3</sup> <sup>1</sup>Technical University of Denmark, DK; <sup>2</sup>DTU Bioengineering, DK <sup>3</sup>DTU Compute, DK

## Timeslots:

| UB02.10 | Tuesday, 26 March 2019   | 1230-1500 |
|---------|--------------------------|-----------|
| UB08.8  | Wednesday, 27 March 2019 | 1600-1800 |
| UB10.4  | Thursday, 28 March 2019  | 1200-1430 |

Digital microfluidics is a lab-on-a-chip (LOC) technology that allows for manipulation of a small amount of liquids on a chip-scaled device patterned with individually addressable electrodes. Microliter sized droplets can be programmatically dispensed, moved, mixed, react, split and stored thus implementing sample preparation protocols. Combining digital microfluidics with miniaturized analytical methods allows biomedical lab assays to be implemented on a LOC device that provides full sample-toanswer functionality. The growing complexity and integration of the LOC devices impose the need of software tools and hardware instruments to design, simulate, program and operate the broad range of LOC instrumentation needs. To address this matter, we present a modular reconfigurable microfluidics instrumentation platform (shown in Figure 1) capable of evolving to match the instrumentation needs of a specific LOC. The prototype shown in Figure 2 serves the purpose to demonstrate the platform.

## A RISC-V BASED VIRTUAL PROTOTYPE WITH AN INTEGRATED HARDWARE-IN-THE-LOOP RADAR

Authors: Peer Adelt, Denis Zeinel, Bastian Koppelmann, Wolfgang Mueller and Christoph Scheytt, Paderborn University, DE

## Timeslot:

## UB06.6 Wednesday, 27 March 2019 1200 – 1400

Our demonstration shows a small radar sensor in interactive communication with a RISC-V processor board and a RISC-V Virtual Prototype (VP) where the VP and the processor concurrently execute exactly the same target compiled software without a visible difference in reaction time. This demonstrates that widely available open source based virtual prototyping environments provide an adequate, stable, and efficient framework for the analysis of such embedded applications. The demonstration integrates our in-house developed 120GHz radar sensor via CAN bus with the SiFive RISC-V HiFive1 development board and our QEMU based VP. For the HiFive1 integration, we developed an Ardunio compliant board with an SPI-CAN adapter and a display. For the VP integration, we implemented the same components as QEMU QOM hardware models. Though the VP is executed in a linux based VirtualBox virtual machine on top of an additional host operating system, the impact of both is not visible in this setup.

## 25–29 MARCH 2019, FLORENCE, ITALY

## UNIVERSITY BOOTH

## ACSIM: A NOVEL, SIMULATOR FOR HETEROGENEOUS PARALLEL AND DISTRIBUTED SYSTEMS THAT IN-CORPORATE CUSTOM HARDWARE ACCELERATORS

Authors: Nikolaos Tampouratzis<sup>1</sup> and Ioannis Papaefstathiou<sup>2</sup> <sup>1</sup>Technical University of Crete, GR; <sup>2</sup>Synelixis Solutions LTD, GR

## Timeslots:

| UB01.5 | Tuesday, 26 March 2019 | 1030-1230 |
|--------|------------------------|-----------|
| UB02.5 | Tuesday, 26 March 2019 | 1230-1500 |

The growing use of hardware accelerators in both embedded (e.g. automotive) and high-end systems (e.g. Clouds) triggers an urgent demand for simulation frameworks that can simulate in an integrated manner all the components (i.e. CPUs, Memories, Networks, Hardware Accelerators) of a system-under-design (SuD). By utilizing such a simulator, software design can proceed in parallel with hardware development which results in the reduction of the so important time-to-market. The main problem, however, is that currently there is a shortage of such simulation frameworks; most simulators used for modelling the user applications (i.e. fullsystem CPU/Mem/Peripherals) lack any type of support for tailor-made hardware accelerators. ACSIM framework is the first known open-source, high-performance simulator that can handle holistically system-of-systems including processors, peripherals, accelerators and networks. The complete ACSIM framework together with its sophisticated GUI will be presented.

## ADDRESSING MAN-IN-THE-MIDDLE THREAT IN EXTENSIVELY CONNECTED CARS AND NEXT-GENERATION AUTOMOTIVE NETWORKS

 $\mbox{Authors:}$  Luca Crocetti, Luca Baldanzi and Luca Fanucci, University of Pisa, IT

## Timeslots:

| UB03.10<br>UB07.6<br>UB08.6 | Tuesday, 26 March 2019<br>Wednesday, 27 March 2019<br>Wednesday, 27 March 2019 | 1500 - 1730<br>1400 - 1600<br>1600 - 1800 |
|-----------------------------|--------------------------------------------------------------------------------|-------------------------------------------|
| 0808.6                      | weanesday, 27 March 2019                                                       | 1600 - 1800                               |
|                             |                                                                                |                                           |

Today's trend in the automotive industry is to integrate more and more interconnected electronics systems in order to offer functionalities and services orientated to the autonomous driving, also by adoption of wireless communication links such as Wi-Fi 802.11p. Thus a connected car results to act as a node of many and heterogeneous networks and thus being exposed to the typical threats of the IT field. The proposed demo aims to investigate the security vulnerabilities of a hypothetical real application scenario exploiting the wireless links and to target the related cybersecurity mechanisms required to counteract possible attacks. The demo consists of two FPGA boards that act as nodes of a 802.11p based network, one as the car and one as an infrastructure unit, and a laptop that acts as malicious entity and performs a Man-In-The-Middle attack. The emulated malicious node alters the communication between the two FPGA nodes and expose the car-like FPGA node to threats as car stealing.

## APODOSIS: ADVANCED ORCHESTRATOR FOR SMART-BUILDINGS

Authors: Kostas Siozios<sup>1</sup> and Stylianos Siskos<sup>2</sup> <sup>1</sup>Aristotle University of Thessaloniki, GR <sup>2</sup>Department of Physics, Aristotle University of Thessaloniki, GR

## Timeslots:

ί

| JB02.9 | Tuesday, 26 March 2019  | 1230-1500 |
|--------|-------------------------|-----------|
| JB10.5 | Thursday, 28 March 2019 | 1200-1430 |

This work presents a distributed system for supporting advanced orchestrator of a smart grid environment. By efficiently control energy production from renewable sources and the energy loads, it is feasible to minimize the energy cost. In contrast to similar approaches, the proposed decision-making is performed in a distributed manner, while it also exhibits limited computational complexity.



Authors: Amir Masoud Gharehbaghi, Tomohiro Maruoka, Yukio Miyasaka, Akihiro Goda, Amir Masoud Gharehbaghi and Masahiro Fujita, The University of Tokyo, JP

## Timeslots:

| UB03.4 | Tuesday, 26 March 2019   | 1500-1730 |
|--------|--------------------------|-----------|
| UB07.7 | Wednesday, 27 March 2019 | 1400-1600 |
| UB09.3 | Thursday, 28 March 2019  | 1000-1200 |

Mapping of large systems/computations on multiple chips/multiple cores needs sophisticated compilation methods. In this demonstration, we present our compiler tools for multi-chip and multi-core systems that considers communication architecture and the related constraints for optimal mapping. Specifically, we demonstrate compilation methods for multi-chip connected with ring topology, and multi-core connected with mesh topology, assuming fine-grained reconfigurable cores, as well as generalization techniques for large problems size as convolutional neural networks. We will demonstrate our mappings methods starting from data-flow graphs (DFGs) and equations, specifically with applications to convolutional neural networks (CNNs) for convolution layers as well as fully connected layers.

## **CS: CRAZYSQUARE**

Authors: Federica Caruso<sup>1</sup>, Federica Caruso<sup>1</sup>, Tania Di Mascio<sup>1</sup>, Alessandro D'Errico<sup>1</sup>, Marco Pennese<sup>2</sup>, Luigi Pomante1, Claudia Rinaldi<sup>1</sup> and Marco Santic<sup>1</sup>

<sup>1</sup>University of L'Aquila, IT; <sup>2</sup>Ministry of Education, IT

### Timeslots:

| UB05.5 | Wednesday, 27 March 2019 | 1000-1200 |
|--------|--------------------------|-----------|
| UB09.5 | Thursday, 28 March 2019  | 1000-1200 |

CrazySquare (CS) is an adaptive learning system, developed as a serious game for music education, specifically indicated for young teenager approaching music for the first time. CS is based on recent educative directions which consist of using a more direct approach to sound instead of the musical notation alone. It has been inspired by a paper-based procedure that is currently used in an Italian middle school. CS represents a support for such teachers who prefer involving their students in a playful dimension of learning rhythmic notation and pitch, and, at the same time, teaching playing a musical instrument. To reach such goals in a cost-effective way, CS fully exploits all the recent advances in the EDA domain. In fact, it is based on a framework composed of mobile applications that will be integrated with augmented reality HW/SW tools to provide virtual/augmented musical instruments. The proposed demo will show the main features of the current CS framework implementation.

## DESIGN SPACE EXPLORATION FRAMEWORKS FOR APPROXIMATE COMPUTING

Authors: Alberto Bosio<sup>1</sup>, Olivier Sentieys<sup>2</sup> and Daniel Ménard<sup>3</sup> <sup>1</sup>University of Lyon, FR; <sup>2</sup>University of Rennes, INRIA/IRISA, FR <sup>3</sup>INSA Rennes - IETR, FR

## Timeslots:

| UB01.7  | Tuesday, 26 March 2019   | 1030-1230 |
|---------|--------------------------|-----------|
| UB06.9  | Wednesday, 27 March 2019 | 1200-1400 |
| UB09.10 | Thursday, 28 March 2019  | 1000-1200 |

Approximate Computing (AxC) investigates how to design energy efficient, faster, and less complex computing systems. Instead of performing exact computation and, consequently, requiring a high amount of resources, AxC aims to selectively relax the specifications, trading accuracy off for efficiency. The goal of this demonstrator, is to present a Design Space Exploration framework able to automatically explore the impact of different approximate operators on a given application accordingly to the required level of accuracy and the available HW architecture. The first demonstration relates to the word-length optimization of variables in a software or hardware system to explore cost (e.g., energy) and quality trade-off solution. The tool is scalable and targets both customized fixed-point and floating-point arithmetic. The second demonstration is about the use of other approximate techniques. The proposed demonstrator is linked with the DATE19 Monday Tutorial Mo3.

## EDP PLAYER: A DESIGN ASSISTANT FOR PROCEDURAL DESIGN AUTOMATION OF ANALOG INTEGRATED CIRCUITS

Authors: Matthias Schweikardt<sup>1</sup>, Husni Habal<sup>2</sup> and Jürgen Scheible<sup>1</sup> <sup>1</sup>Hochschule Reutlingen, DE; <sup>2</sup>Infineon Technologies, DE

## Timeslots:

| UB06.2 | Wednesday, 27 March 2019 | 1200-1400 |
|--------|--------------------------|-----------|
| UB07.2 | Wednesday, 27 March 2019 | 1400-1600 |

In this demonstration, we address procedural circuit design automation of analog integrated circuits. Procedural automation means, that the knowledge-based strategy of human experts is captured in an executable script, which makes it reusable. We call this principle EDP (Expert Design Plan). An EDP can cover different performance parameters, technologies and topologies. We present the EDP Player, which enables the creation and execution of plain EDPs. The tool provides a preliminary version of an instruction set tailored to the typical manual analog circuit design flow, called EDPL (EDP-Language). The tool is fully integrated within Cadence Virtuoso based on Cadence SKILL The tool has been utilized for three different examples: the automated design of a miller operational amplifier, a bandgap, and the automated creation of variants of a smart power IC. The usage of EDPs leads to a strong reduction of design time without loss of both design quality and reliability.

## EQ-PYD-NET: ENERGY-EFFICIENT MONOCULAR DEPTH ESTIMATION ON ARM-BASED EMBEDDED PLATFORMS

Authors: Andrea Calimera<sup>1</sup>, Valentino Peluso<sup>1</sup>, Antonio Cipolletta<sup>1</sup>, Matteo Poggi<sup>2</sup>, Fabio Tosi<sup>2</sup> and Stefano Mattoccia<sup>2</sup> <sup>1</sup>Politecnico di Torino, IT, <sup>2</sup>Università di Bologna, IT

## Timeslots:

| UB02.4 | Tuesday, 26 March 2019   | 1230-1500 |
|--------|--------------------------|-----------|
| UB07.4 | Wednesday, 27 March 2019 | 1400-1600 |
| UB08.4 | Wednesday, 27 March 2019 | 1600-1800 |

The demonstration intends to show the implementation of energyefficient monocular depth estimation using a low-cost CPU for lowpower embedded systems. Through the demo we're going to present the PyD-Net depth estimation network, which consists of a lightweight CNN designed for CPUs and able to approach state-of-the-art accuracy. Then we introduce an accuracy-driven complexity reduction strategy based on a hardware-friendly fixed-point quantization. The objective is (i) to demonstrate the portability of the Quantized PyD-Net model into a general-purpose RISC architecture of the ARM Cortex family, (ii) quantify the accuracy-energy tradeoff of unsupervised monocular estimation to establish its use in the embedded domain. During the live demonstration the QPyD-Net will be made running on a Raspberry PI board powered by a Broadcom BCM2837 chip-set.

# 25—29 MARCH 2019, FLORENCE, ITALY

## UNIVERSITY BOOTH

## HEPSYCODE-MC: ELECTRONIC SYSTEM-LEVEL METHODOLOGY FOR HW/SW CO-DESIGN OF MIXED-CRITICALITY EMBEDDED SYSTEMS

Authors: Luigi Pomante<sup>1</sup>, Vittoriano Muttillo<sup>1</sup>, Marco Santic<sup>1</sup> and Emilio Incerto<sup>2</sup>

<sup>1</sup>Università degli Studi dell'Aquila - DEWS, IT; <sup>2</sup>IMT Lucca, IT

## Timeslots:

| UB05.4 | Wednesday, 27 March 2019 | 1000-1200 |
|--------|--------------------------|-----------|
| UB09.4 | Thursday, 28 March 2019  | 1000-1200 |

Heterogeneous parallel architectures have been recently exploited for a wide range of embedded application domains. Embedded systems based on such kind of architectures can include different processor cores, memories, dedicated ICs and a set of connections among them. Moreover, especially in automotive and aerospace application domains, they are even more subjected to mixed-criticality constraints. So, this demo addresses the problem of the ESL HW/SW co-design of mixed-criticality embedded systems that exploit hypervisor (HPV) technologies. In particular, it shows an enhanced CSP/SystemC-based design space exploration step, in the context of an existing HW/SW co-design flow that, given the system specification is able to (semi)automatically propose to the designer: - a custom heterogeneous parallel HPV-based architecture; - an HW/SW partitioning of the application; - a mapping of the partitioned entities onto the proposed architecture.

## HIPACC: SYNTHESIZING HIGH-PERFORMANCE IMAGE PROCESSING APPLICATIONS WITH HIPACC

Authors: M. Akif Oezkan<sup>1</sup>,Oliver Reiche<sup>1</sup>, Bo Qiao<sup>1</sup>, Richard Membarth<sup>2</sup>, Jürgen Teich<sup>1</sup> and Frank Hannig<sup>1</sup> <sup>1</sup>Friedrich-Alexander-Universität Erlangen–Nürnberg (FAU), DE <sup>2</sup>German Research Center for Artificial Intelligence (DFKI), DE

## Timeslot:

## UB01.4 Tuesday, 26 March 2019 1030-1230

Programming heterogeneous platforms to achieve high performance is laborious since writing efficient code requires tuning at a low level with architecture-specific optimizations and is based on drastically differing programming models. Performance portability across different platforms can be achieved by decoupling the algorithm description from the target implementation. We present Hipacc (http://hipacc-lang.org), a framework consisting of an open-source image processing DSL and a compiler to target CPUs, GPUs, and PFQAs from the same program. We demonstrate Hipacc's productivity by considering real-world computer vision applications, e.g. optical flow, and generating target code (C++, OpenCL, C-based HLS) for three platforms (CPU and GPU in a laptop and an FPGA board). Finally, we showcase real-time processing of images acquired by a USB camera on these platforms.

## LABSMILING: A SAAS FRAMEWORK, COMPOSED OF A NUMBER OF REMOTELY ACCESSIBLE TESTBEDS AND RELATED SW TOOLS, FOR ANALYSIS, DESIGN AND MANAGEMENT OF LOW DATA-RATE WIRELESS PERSONAL AREA NETWORKS BASED ON IEEE 802.15.4

Authors: Carlo Centofanti, Luigi Pomante, Marco Santic and Walter Tiberti, University of L'Aquila, IT

## Timeslots:

| UB05.8 | Wednesday, 27 March 2019 | 1000 - 1200 |
|--------|--------------------------|-------------|
| UB07.9 | Wednesday, 27 March 2019 | 1400-1600   |
| UB09.6 | Thursday, 28 March 2019  | 1000-1200   |

Low data-rate wireless personal area networks (LR-WPANs) are constantly increasing their presence in the fields of IoT, wearable, home automation, health monitoring. The development, deployment and testing of SW based on IEEE 802.15.4 standard (and derivations, e.g. 15.4e), require the exploitation of a testbed as the network grows in complexity and heterogeneity. This demo shows LabSmiling: a SaaS framework which connects testbeds deployed in a real-world-environment and the related SW tools that make available a meaningful (but still scalable) number of physical devices (sensor nodes) to developers. It provides a comfortable out-of-the-box service designed to fulfill developer needs giving them full control on single motes (program, reset, physical power on/off, up/ down links, commands/messages/packets in/from the network). Advanced services are: full-customizable testing scenario, validation/testing protocol compliances/extensions, run low level packet sniffers with QoS metrics.

## LOGIC MINIMIZER: LOGIC MINIMIZERS FOR PARTIALLY DEFINED FUNCTIONS

Authors: Tsutomu Sasao, Kyu Matsuura, Kazuyuki Kai and Yukihiro Iguchi, Meiji University, JP

## Timeslots:

| UB05.2 | Wednesday, 27 March 2019 | 1000-1200 |
|--------|--------------------------|-----------|
| UB08.2 | Wednesday, 27 March 2019 | 1600-1800 |

This demonstration shows a minimization system for partially defined functions. The minimizer reduces the number of the input variables to represent the function using linear transformations. Applications include implementations of random functions; code converter; IP address table; English word list; and URL list. Outline of Demonstration In the demonstration, a PC and a poster are used to show:

- · Introduction of partially defined functions.
- A method to reduce variables by linear decompositions.
- Implementation of code converters.
- Implementation of IP address tables.
- Implementation of English dictionaries.
- Implementation of random functions.
- Implementation of URL lists.

# 25—29 MARCH 2019, FLORENCE, ITALY

## UNIVERSITY BOOTH

## MASCARA: A MACHINE LEARNING AUTOMATIC SPEECH RECOGNITION PLATFORM FOR USERS WITH DYSARTHRIA

Authors: Davide Mulfari, Gabriele Meoni, Marco Marini and Luca Fanucci, University of Pisa, IT

## Timeslots:

| UB02.6 | Tuesday, 26 March 2019   | 1230-1500 |
|--------|--------------------------|-----------|
| UB03.6 | Tuesday, 26 March 2019   | 1500-1730 |
| UB06.8 | Wednesday, 27 March 2019 | 1200-1400 |

We exploit machine learning technology to build Automatic Speech Recognition (ASR) solutions for people with dysarthria, a speech disorder characterized by low intelligibility of users' speaking and related to many motor disabilities. Within the field of ASR, nowadays popular voice assistant solutions (e.g.,Apple Siri) perform poorly on dysarthric speech processing, so users with disabilities cannot benefit from such technologies in many scenarios, like smart home. To address these issues, a custom ASR has been prototyped using a speaker dependent approach: it recognizes predefined keywords from disabled Italian persons who have already shared their voices. The demo shows our edge computing platform for speech recognition and its usage within the field of human computer interaction. We also present a mobile app allowing users to record and to share voice while they say selected keywords. With these data, we enrich our speech model in order to serve many application scenarios.

## MDC: MULTI-DATAFLOW COMPOSER TOOL: DATAFLOW TO HARDWARE COMPOSITION AND OPTIMIZATION OF RECONFIGURABLE ACCELERATORS

Authors: Francesca Palumbo<sup>1</sup>, Carlo Sau<sup>2</sup>, Tiziana Fanni<sup>2</sup>, Claudio Rubattu<sup>1</sup> and Luigi Raffo<sup>2</sup> <sup>1</sup>University of Sassari, IT; <sup>2</sup>University of Cagliari, IT

## Timeslots:

 UB01.6
 Tuesday, 26 March 2019
 1030-1230

 UB05.6
 Wednesday, 27 March 2019
 1000-1200

UNICA-Eolab and UNISS-IDEA booth is demonstrating the capabilities of the Multi-Dataflow Component (MDC) tool: a model-based toolset for design and development of virtual coarse-grain reconfigurable (CGR) circuits. MDC provides multi-function substrate composition, optimization and integration in real environments.

1 Baseline Core: automatic composition of CGR substrates. Inputs kernels are provided as dataflow networks, and target agnostic RTL description is derived. [FPGA(1)/ASIC(2)]

2 Profiler: automated design space exploration to determine the optimal multi-functional CGR substrate given a set of constraints. [2]

3 Power Manager: power consumption minimization. Model level identification of the logic regions to determine optimal power/clock domains and apply saving strategies. [1/2]

4 Prototyper: automatic generation of Xilinx-compliant IPs and APIs. [1] MDC is part of the H2020 CERBERO toolchain. Material: http://sites. unica.it/rpct/ and IDEA Lab Channel www.goo.gl/7fXme3.

## MECO: AN AUTONOMIC MANAGER FOR EDGE-COMPUTING PLATFORMS

Authors: Gabriella D'Andrea, Tania Di Mascio, Luigi Pomante and Giacomo Valente, University of L'Aquila, IT

## Timeslots:

| UB05.9 | Wednesday, 27 March 2019 | 1000 - 1200 |
|--------|--------------------------|-------------|
| UB07.8 | Wednesday, 27 March 2019 | 1400-1600   |
| UB09.9 | Thursday, 28 March 2019  | 1000-1200   |

In the Cyber-Physical-Systems word, the need for hardware platforms able to satisfy increasing requirements in computing performance, while keeping the adaptability imposed by the interactions with the physical world is leading on the use FPGAs, due to their inherent run-time reconfigurability. So, this demo presents an implementation of a self-adaptive loop for edge- computing devices targeting FPGAs. An adaptive runtime manager, together with a smart monitoring system, evaluates the quality of service and determines whether is convenient to perform a dynamic partial reconfiguration. The whole development flow, that exploits a library of elements to compose the monitoring system and then selects the appropriate manager, will be shown by means of a reference use case implemented on a Zynq Ultrascale+ SoC. Finally, a comparison among different functionalities will be illustrated as well.

## MICROPLAN: MICRO-SYSTEM DESIGN AND PRODUCTION PLANNING TOOL

Authors: Horst Tilman, Robert Fischbach and Jens Lienig, Technische Universität Dresden, DE

## Timeslots:

| UB01.3 | Tuesday, 26 March 2019   | 1030-1230 |
|--------|--------------------------|-----------|
| UB03.1 | Tuesday, 26 March 2019   | 1500-1730 |
| UB06.3 | Wednesday, 27 March 2019 | 1200-1400 |
| UB10.3 | Thursday, 28 March 2019  | 1200-1430 |

We present a tool that enables to layout and plan the production of heterogeneous micro-systems. The tool consists of a simple layout editor, a visualization of the wafer utilization and eventually a calculation of the production cost for a given order quantity. Being superior with regard to performance, heterogeneous systems are often rendered unviable due to high production costs. However, using our tool allows users to design heterogeneous systems with an emphasis on low production costs. The tool is developed within the MICROPRINCE project and in close cooperation with X-Fab. The tool doesn't require installation and can be used by any visitor on their smartphone or computer.

# 25—29 MARCH 2019, FLORENCE, ITALY

## UNIVERSITY BOOTH

## MROS AND ZYTLEBOT: DESIGN PLATFORMS FOR EMBEDDED ROBOT SYSTEMS

Authors: Hideki Takase<sup>1</sup>, Yasuhiro Nitta<sup>1</sup> and So Tamura<sup>2</sup> <sup>1</sup>Kyoto University, JP; <sup>2</sup>Kyoto Universiy, JP

## Timeslots:

| UB06.4 | Wednesday, 27 March 2019 | 1200-1400 |
|--------|--------------------------|-----------|
| UB08.9 | Wednesday, 27 March 2019 | 1600-1800 |

We are researching design platforms for robot systems based on ROS (Robot Operating System). In the booth, we will present the current status of two research activities. The first project is mROS, a lightweight runtime environment of ROS nodes. mROS offers a ROS-compatible communication library to be operated on the embedded mid-range processor which cannot be operated with Linux. mROS contributes to utilizing low power embedded devices into the ROS system. We will show the case study of mROS on the distributed camera system. The second is ZytleBot, an autonomous driving robot as an FPGA integrated platform utilizing the Xilinx programmable SoC. In ZytleBot, the FPGA performs preprocessing of the road surface image acquired from the camera and calculation of HOG feature calculation for signal detection. We achieved about 5 times faster performance by utilizing the FPGA. We will demonstrate the real-time signal detection task on the ZytleBot that won FPT'18 FPGA design competition.

## POETS: PARTIALLY ORDERED EVENT DRIVEN SYSTEMS

Authors: Jonathan Beaumont<sup>1</sup>, Ghaith Tarawneh<sup>2</sup>, Shane Fleming<sup>1</sup>, Matthew Naylor<sup>3</sup>, Andrew Brown<sup>4</sup>, Andrey Mokhov<sup>2</sup>, Simon Moore<sup>3</sup> and David Thomas<sup>1</sup>

<sup>1</sup>Imperial College London, GB; <sup>2</sup>Newcastle University, GB <sup>3</sup>University of Cambridge, GB; <sup>4</sup>University of Southampton, GB

### Timeslot:

## UB08.10 Wednesday, 27 March 2019 1600-1800

POETS technology is based on the idea of an extremely large number of small cores embedded in a fast, hardware, parallel communications infrastructure. The application network communication is effected by small, fixed size hardware data packets (a few bytes). This project is a collaborative effort between four UK universities, researching and developing a software methodology and the hardware to realise the potential of this architecture. A POETS booth will consist of live demonstrations of applications benefiting from this architecture, such as Graph Traversal algorithms, Heat Dissipation Equations and Dissipative Particle Dynamics. Applications run on hardware based in Cambridge, and laptops display visualisations of these applications, produced from data output received via wi-fi, allowing visitors to view these applications in real-time. Some of the demonstrations are interactive; a visitor can affect the application and see how this changes the outcome in real-time.

## PREESM: GENERATING ENERGY-OPTIMIZED ADAPTIVE SOFTWARE ON A HETEROGENEOUS PLATFORM WITH PREESM

Authors: Maxime Pelcat<sup>a</sup>, Karol Desnos<sup>a</sup>, Daniel Menard<sup>a</sup>, Florian Arrestier<sup>a</sup>, Alexandre Honorat<sup>a</sup>, Claudio Rubattu<sup>a</sup>, Antoine Morvan<sup>a</sup>, Julien Heulot<sup>a</sup> and Jean-François Nezan<sup>a</sup> JNSA Rennes/IETR, FR; <sup>2</sup>UNISS, INSA Rennes/IETR, FR

## Timeslots:

| UB03.5 | Tuesday, 26 March 2019   | 1500-1730 |
|--------|--------------------------|-----------|
| UB06.5 | Wednesday, 27 March 2019 | 1200-1400 |
| UB08.5 | Wednesday, 27 March 2019 | 1600-1800 |

This Booth demonstrates how PREESM and SPIDER tools generate energy-optimized sensor-based adaptive software on a heterogeneous platform. PREESM is a rapid system prototyping tool provided with a runtime manager named SPIDER. PREESM simulates stream processing applications and generates code for multi/many-cores. Processing can either be statically mapped or adaptively managed by SPIDER. Steps when using PREESM are: 1- Model your Application: PREESM provides you with a dataflow language, designed to express parallelism. 2- Model your Architecture: PREESM simulates and generates code for a wide range of systems (e.g., ARM, DSP, FPCA). 3- Prototype and Run your Design: PREESM takes mapping decisions and provides early design space information such as scheduling, memory use, and core loads. PREESM and SPIDER are available on GitHub, and supported by tutorials and a reactive community. PREESM and SPIDER are part of the H2020 CERBERO toolchain. http://preesm.org

## REQV: A TOOL FOR REQUIREMENTS FORMAL CONSISTENCY CHECKING

Authors: Luca Pulina<sup>1</sup>, Massimo Narizzano<sup>2</sup>, Armando Tacchella<sup>2</sup> and Simone Vuotto<sup>4</sup>

<sup>1</sup>University of Sassari, IT; <sup>2</sup>University of Genoa, IT

## Timeslots:

| UB03.8  | Tuesday, 26 March 2019   | 1500-1730 |
|---------|--------------------------|-----------|
| UB07.10 | Wednesday, 27 March 2019 | 1400-1600 |
| UB09.8  | Thursday, 28 March 2019  | 1000-1200 |
| UB10.8  | Thursday, 28 March 2019  | 1200-1430 |

In the demo we will present ReqV, a tool for requirements formal consistency checking developed in the context of the H2020 EU project CER-BERO (http://www.cerbero-h2020.eu/tools-and-tutorials/). ReqV takes as input a set of requirements expressed in natural language, so it does not require any background knowledge of formal methods and logical languages. A video tutorial is currently available at http://www.clusterprossimo.it/docs/ReqV\_video.mp4. The basic technologies used in ReqV are an extension of Property Specification Patterns to constrained numerical signals – which enables to write useful requirements specifications in the context of Cyber-Physical Systems – and Linear Temporal Logic satisfiability solvers for the formal consistency checking part. In the case of inconsistency of the set of input requirements, ReqV can also extract the minimal set of conflicting requirements, in order to help the designer to correct a wrong specification.

## UNIVERSITY BOOTH

## RESCUE: EDA TOOLSET FOR INTERDEPENDENT ASPECTS OF RELIABILITY, SECURITY AND QUALITY IN NANOELECTRONIC SYSTEMS DESIGN

Authors: Cemil Cem Gürsoy<sup>1</sup>, Guilherme Cardoso Medeiros<sup>2</sup>, Junchao Chen<sup>3</sup>, Nevin George<sup>4</sup>, Josie Esteban Rodriguez Condia<sup>5</sup>, Thomas Lange<sup>6</sup>, Aleksa Damljanović<sup>5</sup>, Raphael Segabinazzi Ferreira<sup>4</sup>, Aneesh Balakrishnan<sup>6</sup>, Xinhui Anna Lai<sup>1</sup>, Shayesteh Masoumian<sup>7</sup>, Dmytro Petryk<sup>3</sup>, Troya Cagil Koylu<sup>2</sup>, Felipe Augusto da Silva<sup>8</sup>, Ahmet Cagri Bagbaba<sup>8</sup> and Maksim Jenihhin<sup>4</sup>

<sup>1</sup>Tallinn University of Technology, EE; <sup>2</sup>Delft University of Technology, NL; <sup>3</sup>IHP, DE; <sup>4</sup>BTU Cottbus-Senftenberg, DE; <sup>3</sup>Politecnico di Torino, IT; <sup>6</sup>IROC Technologies, FR; <sup>3</sup>Intrinsic ID B.V., NL <sup>4</sup>Cadence Design Systems GmbH, DE

## Timeslots:

| UB01.8 | Tuesday, 26 March 2019   | 1030-1230 |
|--------|--------------------------|-----------|
| UB02.8 | Tuesday, 26 March 2019   | 1230-1500 |
| UB07.1 | Wednesday, 27 March 2019 | 1400-1600 |
| UB08.1 | Wednesday, 27 March 2019 | 1600-1800 |
| UB09.2 | Thursday, 28 March 2019  | 1000-1200 |
| UB10.2 | Thursday, 28 March 2019  | 1200-1430 |

The demonstrator will introduce an EDA toolset developed by a team of PhD students in the H2020-MSCA-ITN RESCUE project. The recent trends for the computing systems include machine intelligence in the era of IoT, complex safety-critical applications, extreme miniaturization of technologies and intensive interaction with the physical world. These trends set tough requirements on mutually dependent extra-functional design aspects. RESCUE is focused on the key challenges for reliability (functional safety, ageing, soft errors), security (tamper-resistance, PUF technology, intelligent security) and quality (novel fault models, functional test, MEA/FMECA, verification/debug) and related EDA methodologies. The objective of the interdisciplinary cross-sectoral team from Tallinn UT, TU Delft, BTU Cottbus, POLITO, IHP, IROC, Intrinsic-ID, Cadence and Bosch is to develop in collaboration a holistic EDA toolset for modelling, assessment and enhancement of these extra-functional design aspects.

## RISC-V VP: RISC-V BASED VIRTUAL PROTOTYPE: AN OPEN SOURCE PLATFORM FOR MODELING AND VERIFICATION

Authors: Vladimir Herdt<sup>1</sup>, Daniel Große<sup>2</sup>, Hoang M. Le1 and Rolf Drechsler<sup>2</sup> <sup>1</sup>University of Bremen, DE; <sup>2</sup>University of Bremen, DFKI GmbH, DE

## , . . **,** . . . .

## Timeslots:

 UB01.9
 Tuesday, 26 March 2019
 1030-1230

 UB05.10
 Wednesday, 27 March 2019
 1000-1200

RISC-V, being an open and free Instruction Set Architecture (ISA), is gaining huge popularity as processor ISA in Internet-of-Things (IoT) devices. We propose an open source RISC-V based Virtual Prototype (VP) demonstrator (available at http://www.systemc-verification.org/risc-vp). Our VP is implemented in standard compliant SystemC using a generic bus system with TLM 2.0 communication. At the heart of our VP is a 32 bit RISC-V (RV32IMAC) Instruction Set Simulator (ISS) with support for compressed instructions. This enables our VP to emulate IoT devices that work with a small amount of memory and limited resources. Our VP can be used as platform for early SW development and verification, as well as other system-level use cases. We support the GCC toolchain, provide SW debug, coverage measurement capabilities and support FreeRTOS. Our VP is designed as configurable and extensible platform. For example we provide the configuration for the RISC-V HiFive1 board from SiFive.

## SCCHARTS: THE KIELER SCCHARTS EDITOR - A MODULAR OPEN-SOURCE MODELING SUITE WITH AUTOMATIC DIAGRAM SYNTHESIS

Authors: Steven Smyth<sup>1</sup>, Alexander Schulz-Rosengarten<sup>1</sup>, Christian Motika<sup>2</sup> and Reinhard von Hanxleden<sup>1</sup> <sup>3</sup>Kiel University, DE; <sup>2</sup>Lufthansa Technik, DE

## Timeslots:

| UB02.7 | Tuesday, 26 March 2019   | 1230-1500 |
|--------|--------------------------|-----------|
| UB03.7 | Tuesday, 26 March 2019   | 1500-1730 |
| UB05.7 | Wednesday, 27 March 2019 | 1000-1200 |
| UB06.7 | Wednesday, 27 March 2019 | 1200-1400 |

When using high-level DSLs, the model-based approach promises a more transparent and efficient development process, for example in the hard-ware domain. By leveraging the compilation workflow to a meta level, the tool developer and the modeler can benefit from an interactive development process. Combined with modern transient view technologies, working with model transformation systems becomes transparent and less time consuming. Modeling tools should guide the modeler to potential issues and provide means to understand details about the transformations. The KIELER SCCharts Editor is a modular, open-source modeling suite, using the synchronous language SCCharts as main demonstrator. The editor supports compilation, automatic syntheses of intermediate results, and deployment to different platforms, both software and hardware. The modular concept of the compiler framework allows for rapid application and prototype development. The concepts can be applied to other languages or domains.

## SETA-RAY: A NEW IDE TOOL FOR PREDICTING, ANALYZING AND MITIGATING RADIATION-INDUCED SOFT ERRORS ON FPGAS

Authors: Luca Sterpone, Boyang Du and Sarah Azimi, Politecnico di Torino, IT

## Timeslots:

| UB01.10 | Tuesday, 26 March 2019   | 1030-1230 |
|---------|--------------------------|-----------|
| UB03.9  | Tuesday, 26 March 2019   | 1500-1730 |
| UB08.7  | Wednesday, 27 March 2019 | 1600-1800 |
| UB09.7  | Thursday, 28 March 2019  | 1000-1200 |

One of the main concern for FPGA adopted in mission critical application such as space and avionic fields is radiation-induced soft errors. Therefore, we propose an IDE including two software tools compatible with commercial EDA tools. RAD-RAY as the first and only developed tool capable to predict the source of the SET phenomena by taking in to account the features of the radiation environment such as the type, LET and interaction angle of the particles, the material and physical layout of the device exposed to the radiation. The predicted source SET pulse in provided to the SETA tool as the second developed tool integrated with the commercial FPGA design tool for evaluating the sensitivity of the industrial circuit implemented on Flash-based FPGA and mitigate the original netlist based on the performed analysis. This IDE is supported by ESA and Thales Alenia Space. It has been applied to the EUCLID space mission project that will be launched in 2021.

# 25—29 MARCH 2019, FLORENCE, ITALY

## UNIVERSITY BOOTH

## SWARM: SELF-ORGANIZED WIRING AND ARRANGEMENT OF RESPONSIVE MODULES

Authors: Daniel Marolt and Jürgen Scheible, Hochschule Reutlingen, DE

## Timeslots:

| UB05.3 | Wednesday, 27 March 2019 | 1000-1200 |
|--------|--------------------------|-----------|
| UB08.3 | Wednesday, 27 March 2019 | 1600-1800 |

This demonstration exemplifies a new automation methodology for layout design of analog integrated circuits: Self-organized Wiring and Arrangement of Responsive Modules (SWARM). Based on the idea of decentralization, it addresses the task with an innovative multi-agent system. Its basic principle, similar to the roundup of a sheep herd, is to let responsive layout modules (implemented as procedural generators) interact with each other in a user-defined layout zone. Each module is allowed to autonomously move, rotate and deform itself, while a supervising control organ successively tightens the layout zone to steer the interaction towards increasingly compact layout arrangements. Considering various principles of self-organization, SWARM is able to evoke the phenomenon of emergence: although each module only has a limited viewpoint and selfishly pursues its personal objectives, remarkable overall solutions can emerge on the global scale.

## T-CREST: THE TIME-PREDICTABLE MULTICORE PROCESSOR T-CREST

Authors: Martin Schöberl, Luca Pezzarossa and Jens Sparso, Technical University of Denmark, DK

## Timeslots:

UB03.2 UB07.5

## Tuesday, 26 March 2019 1500 - 1730 Wednesday, 27 March 2019 1400 - 1600

Future real-time systems, such as advanced control systems or real-time image recognition, need more powerful processors, but still a system where the worst-case execution time (WCET) can be statically predicted. Multicore processors are one answer to the need for more processing power. However, it is still an open research question how to best organize and implement time-predictable communication between processing cores. T-CREST is an open-source multicore processor for research on time-predictable computer architecture. In consists of several Patmos processors connected by various time-predictable communication structures: access to shared off-chip, access to shared on-chip memory, and the Argo network-on-chip for fast inter-processor communication. T-CREST is supported by open-source development tools, such as compilation and WCET analysis. To best of our knowledge, T-CREST is the only fully open-source architecture for research on future real-time multicore architectures.

## TIMING & POWER CHARACTERIZATION FRAMEWORK FOR EMBEDDED PROCESSORS

Authors: Mark Kettner and Frank Oppenheimer, OFFIS - Institute for Information Technology, DE

## Timeslots:

| UB01.1 | Tuesday, 26 March 2019   | 1030-1230 |
|--------|--------------------------|-----------|
| UB02.1 | Tuesday, 26 March 2019   | 1230-1500 |
| UB05.1 | Wednesday, 27 March 2019 | 1000-1200 |
| UB06.1 | Wednesday, 27 March 2019 | 1200-1400 |

We present a framework that significantly reduces the effort for creating accurate energy/timing models for embedded processors covering different conditions (e.g. varying temperature and clock frequency). It supports the systematic collection of large amount of timing and power data needed to cover the complete microprocessors' ISA in different working conditions. Since manual measurements are tedious and errorprone we present an automated approach. The physical setup consists of a processor board, a power measurement device, a heating element and logic analyser observing the processor's GPLOS. The software consists of a code-generator for characterization binaries, a control program which orchestrates the physical setup and the evaluation software which generates the desired timing and power data. We will demonstrate this framework for an ARM Cortex-M microcontroller and present interesting and even undocumented behaviour while using certain CPU and FPU features.

## TINYWIDS: A INTRUSION DETECTION SYSTEM FOR WIRELESS SENSOR NETWORKS

Authors: Walter Tiberti<sup>1</sup> and Luigi Pomante<sup>2</sup> <sup>1</sup>University of L'Aquila, IT; <sup>2</sup>DEWS, IT

## Timeslots:

| UB09.1 | Thursday, 28 March 2019 | 1000-1200 |
|--------|-------------------------|-----------|
| UB10.1 | Thursday, 28 March 2019 | 1200-1430 |

In the domain of Wireless Sensor Networks (WSN), providing an effective security solution to protect the motes and their communications is challenging. Due to the hard constraints on performance, storage and energy consumption, normal network-security related techniques cannot be applied. Focusing on the "Intrusion Detection" problem, we propose a real-world application of our WSN Intrusion Detection System (WIDS). WIDS exploits the Weak Process Models to classify potential security is sues in the WSN and to notify the operators when an attack tentative is detected. In this demonstration, we show how our IDS works, how it detects some basic attacks and how the IDS can evolve to fullfil the needs of secure WSN deployments.

# 25—29 MARCH 2019, FLORENCE, ITALY

## UNIVERSITY BOOTH

## WTG: WAVEFORM TRANSITION GRAPHS: A DESIGNER-FRIENDLY FORMALISM FOR ASYNCHRONOUS CIRCUITS

Authors: Danil Sokolov, Newcastle University, GB

## Timeslots:

| UB01.2 | Tuesday, 26 March 2019 | 1030-1230 |
|--------|------------------------|-----------|
| UB02.2 | Tuesday, 26 March 2019 | 1230-1500 |

Asynchronous circuits are a promising class of digital circuits that has numerous advantages over their synchronous counterparts, especially in the domain of "little digital" speed-independent (SI) controllers. Nonetheless, their adoption has not been widespread, which in part is attributed to the difficulty of entry into complex models employed for specification of SI circuits, like Signal Transition Graphs (STGs), by electronic designers. We propose a new model called Waveform Transition Graphs (WTGs) which resembles the timing diagrams, that are very familiar to circuit designers, and defines its formal behaviour semantics. This formalization enables translation of the WTGs into equivalent STGs in order to reuse the existing body of research and tools for verification and logic synthesis of speed-independent circuits. The development of WTGs has been automated in the Workcraft toolkit (https://workcraft.org), allowing their conversion into STGs, verification and synthesis. UNIVERSITY BOOTH

## SEE YOU AT THE UNIVERSITY BOOTH!

University Booth Co-Chairs Elena Ioana Vatajelu, TIMA, FR Andreas Vörg, edacentrum, DE

university-booth@date-conference.com

WED

Ĩ

## 25-29 MARCH 2019, FLORENCE, ITALY

## FRINGE MEETINGS & CO-LOCATED WORKSHOPS

A number of specialist interest groups will be holding their meetings at DATE 2019. The following meetings are scheduled at the moment. A complete list of fringe meetings can also be found on the DATE homepage **www.date-conference.com** 

| Date & Time     | Title                                                                                                                                           | Room                     |  |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--|
| MON 1800-2100   | Welcome Reception & PhD Forum, hosted by<br>EDAA, ACM SIGDA, and IEEE CEDA                                                                      | Lunch Area               |  |
| TUE 1300 - 1430 | ETTTC Meeting                                                                                                                                   | Room 10                  |  |
| TUE 1600 - 1800 | EDAA General Assembly                                                                                                                           | Room 10                  |  |
| WED 0830-1130   | Exceeding Reliably the Energy Scaling Limits in<br>Commodity Servers for Edge/Cloud Deployment                                                  | Room 9<br><b>s</b>       |  |
| WED 1230-1430   | Meeting of the IFIP Working Group 10.5                                                                                                          | Room 10                  |  |
| THU 0830-1230   | AMASS Open Industrial Workshop                                                                                                                  | Room 10                  |  |
| THU 0900-1500   | Accelerate real-time high definition video pro-<br>cessing designs with Digilent Zybo Z7, a Zynq-<br>7000 AP SoC Platform and Xilinx Vivado HLS | Room 9                   |  |
| THU 1230-1330   | DATE Sister Events Meeting                                                                                                                      | Lunch Area               |  |
| FRI 1000-1500   | International F1/10 Autonomous Racing Demo<br>supported by IEEE CEDA                                                                            | between<br>rooms 1 and 4 |  |

## MON

## Welcome Reception & PhD Forum, hosted by EDAA, ACM SIGDA, and IEEE CEDA

## Lunch Area 1800 - 2100

## PhD Forum Chair: Robert Wille, Johannes Kepler University Linz, AT

All registered conference delegates and exhibition visitors are kindly invited to join the DATE 2019 Welcome Reception and subsequent PhD Forum, which will take place on Monday, 25 March 2019, from 1800 - 2100 at the DATE venue in the Lunch Area.

The PhD Forum of the DATE Conference is a poster session and a buffet style dinner hosted by the European Design Automation Association (EDAA), the ACM Special Interest Group on Design Automation (SIGDA), and the IEEE Council on Electronic Design Automation (CEDA). The purpose of the PhD Forum is to offer a forum for PhD students to discuss their thesis and research work with people of the design automation and system design community. It represents a good opportunity for students to get exposure on the job market and to receive valuable feedback on their work.

- FM01-1 Adaptive Runtime Resource Management for Mobile CMPs through Self-awareness Author: Bryan Donyanavard, University of California, Irvine, US
- FM01-3 Optimization of Trustworthy Biomolecular Quantitative Analysis Using Cyber-Physical Microfluidic Platforms Mohamed Ibrahim, Duke University, US

## FRINGE MEETINGS & CO-LOCATED WORKSHOPS

| FM01-5  | Analysis and Optimization of Reliability Issues of<br>VLSI Power Grid Networks<br>Author: Sukanta Dey, Indian Institute of Technology Guwahati, IN                                            |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FM01-6  | Computer-Aided Design for Quantum Computing<br>Author: Alwin Zulehner, Johannes Kepler University Linz, AT                                                                                    |
| FM01-7  | New Views for Stochastic Computing: From Time-<br>Encoding to Deterministic Processing<br>Author: M. Hassan Najafi, University of Louisiana at Lafayette, US                                  |
| FM01-9  | System-level Mapping and Synthesis of Data Flow-<br>Oriented Applications on MPSoCs<br>Authors: Tobias Schwarzer and Jürgen Teich, Friedrich-Alexander-Univer-<br>sität Erlangen-Nürnberg, DE |
| FM01-14 | Compositional Circuit Design with Asynchronous<br>Concepts<br>Author: Jonathan Beaumont, Imperial College London, GB                                                                          |
| FM01-15 | Automatic Methods for the Design of Droplet<br>Microfluidics<br>Author: Andreas Grimmer, Johannes Kepler University Linz, AT                                                                  |
| FM01-16 | Worst-Case Execution Time Guarantees for Runtime-<br>Reconfigurable Architectures<br>Authors: Marvin Damschen, Lars Bauer and Joerg Henkel, Karlsruhe<br>Institute of Technology, DE          |
| FM01-17 | Architecture and Programming Model Support For<br>Reconfigurable Accelerators in Multi-Core Embedded<br>Systems<br>Author: Satyajit Das, Université de Bretagne-Sud, FR                       |
| FM01-18 | Supervised Testing of Embedded Concurrent Software<br>Author: Jasmin Jahic, Fraunhofer IESE, DE                                                                                               |
| FM01-19 | Advanced 3D-Integrated Memory Subsystems for<br>Embedded and High Performance Computing Systems<br>Author: Deepak Mathew, University of Kaiserslautern, DE                                    |
| FM01-20 | Controlling Writes for Energy Efficient Non-Volatile<br>Cache Management in Chip Multiprocessors<br>Author: Sukarn Agarwal, Indian Institute of Technology Guwahati, IN                       |
| FM01-21 | Design Techniques for Energy-Quality Scalable Digital<br>Systems<br>Author: Daniele Jahier Pagliari, Politecnico di Torino, IT                                                                |
| FM01-23 | MuTARe: A Multi-Target Adaptive Reconfigurable<br>Architecture<br>Author: Marcelo Brandalero, Universidade Federal do Rio Grande do<br>Sul, BR                                                |
| FM01-25 | Bitstream-level Proof-Carrying Hardware<br>Author: Tobias Wiersema, Paderborn University, DE                                                                                                  |
| FM01-26 | Efficient Virtual Prototype Verification Techniques:<br>Theory, Implementation and Application<br>Author: Vladimir Herdt, University of Bremen, DE                                            |
| FM01-27 | Hybrid-DBT: Hardware-Accelerated Dynamic Binary<br>Translation targeting VLIW processors<br>Author: Simon Rokicki, Irisa, FR                                                                  |

## FRINGE MEETINGS & CO-LOCATED WORKSHOPS

| FM01-28 | Low-power Architectures for Automatic Speech<br>Recognition<br>Author: Hamid Tabani, Barcelona Supercomputing Center, ES                                                                                                                                                                                                                                                   |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FM01-30 | Low Overhead & Energy Efficient Storage Path for<br>Next Generation Computer Systems<br>Author: Athanasios Stratikopoulos, The University of Manchester, GB                                                                                                                                                                                                                |
| FM01-31 | A Model driven Framework with Assertion Based<br>Verification Support for Embedded Systems Design<br>Automation<br>Author: Muhammad Waseem Anwar, National University of Sciences &<br>Technology (NUST), PK                                                                                                                                                               |
| FM01-32 | Optimization and Analysis for Dependable Software<br>on Unreliable Hardware Platforms<br>Author: Kuan-Hsun Chen, Technical University of Dortmund, DE                                                                                                                                                                                                                      |
| FM01-33 | Multiple NoC based Custom Implementation and<br>Traffic Distribution to attain Energy Efficient CMPs<br>Authors: Sonal Yadav, Vijay Laxmi and Manoj Singh Gaur, MNIT Jaipur, IN                                                                                                                                                                                            |
| FM01-37 | True Random Number Generators for FPGAs<br>Author: Bohan Yang, ESAT/COSIC and iMinds, KU Leuven, BE                                                                                                                                                                                                                                                                        |
| FM01-38 | HW/SW Co-Design Methodology for Mixed-Criticality<br>and Real-Time Embedded Systems<br>Author: Vittoriano Muttillo, University of L'Aquila, IT                                                                                                                                                                                                                             |
| FM01-41 | Improving Bundled-Data Handshake Circuits<br>Author: Norman Kluge, Hasso-Plattner-Institut, University of Potsdam, DE                                                                                                                                                                                                                                                      |
| FM01-43 | IC Design of an Inductorless DC/DC Converter with<br>Wide Input Voltage Range in Low-Cost CMOS<br>Author: Gabriele Ciarpi, University of Pisa, IT                                                                                                                                                                                                                          |
| FM01-44 | Monolithic-3D Integration based Memory Design<br>techniques towards Robust and in-memory<br>computing<br>Authors: Srivatsa Rangachar Srinivasa <sup>1</sup> , John (Jack) Sampson <sup>1</sup> , Meng-Fan<br>(Marvin) Chang <sup>2</sup> and Vijaykrishnan Narayanan <sup>1</sup><br><sup>1</sup> Penn State University US; <sup>2</sup> National Tsing Hua University, TW |
| FM01-47 | Cross-Layer Synthesis and Integration Methodology<br>of Wavelength-Routed Optical Networks-on-Chip for<br>3D-Stacked Parallel Computing Systems<br>Author: Mahdi Tala, University of Ferrara, IT                                                                                                                                                                           |
| FM01-48 | Adaptive Knobs for Resource Efficient Computing<br>Author: Anil Kanduri, University of Turku, Fl                                                                                                                                                                                                                                                                           |
| FM01-52 | Device-Circuit Co-design Employing Phase<br>Transitioning Materials for Low Power Digital<br>Applications<br>Author: Ahmedullah Aziz, Purdue University, US                                                                                                                                                                                                                |
| FM01-53 | Advanced CAD Frameworks for Design IP Protection<br>Author: Satwik Patnaik, New York University, US                                                                                                                                                                                                                                                                        |
| FM01-54 | Emerging Computing: Acceleration of Big Data<br>Applications<br>Author: Mohsen Imani, University of California San Diego, US                                                                                                                                                                                                                                               |
|         |                                                                                                                                                                                                                                                                                                                                                                            |

1

## TUE ETTTC Meeting

TUE

Room 10 1300 - 1430

Organiser: Alberto Bosio, INL, FR

The European Test Technology Technical Council (ETTTC) is the European section of the TTTC. ETTTC is a volunteer professional organization sponsored by the IEEE Computer Society. TTTC's goals are to contribute to our members' professional development and advancement, to help them solve engineering problems in electronic test, and to help advance the state-of-the art. This meeting provides all actors involved in test technology to share information on upcoming events and projects.

## EDAA General Assembly

Room 10 1600 - 1800

Organiser: Norbert Wehn, University of Kaiserslautern, DE

General assembly meeting for the members of EDAA, open to everyone interested in Electronic Design Automation.

## WED Exceeding Reliably the Energy Scaling Limits in Commodity Servers for Edge/Cloud Deployments

Room 9 0830 - 1130

Organiser: Georgios Karakonstantis, Queen's University Belfast, GB

Conservative design margins in modern processor/memory chips may guarantee correct execution of the software layers of computing systems under various operating conditions, accounting for the inherent variability among different cores/cells of the same chip, among different manufactured chips and among different workloads; however such margins limit significantly the energy efficiency.

In this workshop, we will present recent methods and studies on designtime voltage/refresh-rate margins characterization and identification in modern multicore CPUs and DRAMs within commodity servers. In addition, we will discuss how such methods can guide informed decisions at the software layers for exceeding the conservative energy scaling limits, while presenting mechanisms at the virtualization (Hypervisor) and resource management (Openstack) layers for ensuring reliable system operation in Edge and Cloud deployments.

The workshop will include talks by IBM Research, ARM, WorldSensing, Queen's University and Universities of Athens, Cyprus and Thessaly revealing challenges and latest results from academia and industry.

The research presented in this workshop is supported by the Horizon 2020 UniServer project (http://www.uniserver2020.eu/).

## WED

## Meeting of the IFIP Working Group 10.5

## Room 10 1230 - 1430

Organiser: Masahiro Fujita, University of Tokyo, JP

International Federation for Information Processing (IFIP) is the leading multinational, non-political organization in Information & Communications Technologies and Sciences and is recognized by United Nations and other world bodies. It has over 100 Working Groups and 13 Technical Committees. This is a meeting organized by WG10.5 (VLSI related technologies). THU

## AMASS Open Industrial Workshop

## Room 10 0830 - 1230

Organiser: Jose Luis de la Vara, Universidad Carlos III de Mardrid, ES

AMASS (https://www.amass-ecsel.eu/) is a H2020-ECSEL R&D project between industry and research organisations that has created and consolidated the de-facto European-wide open tool platform, ecosystem, and self-sustainable community for assurance and certification of safety-critical systems (https://www.polarsys.org/opencert/). The ultimate goal of AMASS is to lower certification costs in face of rapidly changing features and market needs. This has been achieved by establishing a novel holistic and reuseoriented approach for architecture-driven assurance (fully compatible with standards such as SysML), for multi-concern assurance (for co-analysis and co-assurance of e.g. security and safety aspects), and for seamless interoperability between assurance and engineering activities along with third-party activities (e.g. external assessments and supplier assurance). The workshop is targeted at both practitioners and researchers aiming to gain awareness of the latest advances on cost-effective assurance and certification of safety-critical systems, and of how the corresponding solutions work. We will present practical aspects and concrete application examples of the main AMASS results in two main sessions: Introduction to the AMASS concepts and methodology and Application of the AMASS approach.

## THU

## Accelerate real-time high definition video processing designs with Digilent Zybo Z7, a Zynq-7000 AP SoC Platform and Xilinx Vivado HLS

## Room 9 0900 - 1500

Organiser: Cristina Dabacan, Digilent, RO Speaker: Elod Gyorgy, FPGA Team leader at Digilent, RO

The workshop aligns with Digilent's mission of providing a hands-on, project-based, open-ended approach to education. Attendees will use Digilent Zybo Z7 (a Xilinx Zynq SoC FPGA platform), PCAM (5MP camera sensor) and Xilinx Vivado HLx to implement a real-time high definition video processing application.

Examples in the workshop materials are based on both high-level programming language (C++) and hardware description language (VHDL). Trainers will demonstrate HLS design flow, IP core usage, simulation and hardware debugging. Participants will leave the workshop with instructional materials and PCAM, 5MP camera sensor so that they can easily adopt this innovative technique in their own courses and projects.

Topics covered:

- · Explain parallelism and program execution
- Introduce Xilinx FPGA Architecture and Vivado HLS
- Introduce Digilent Zybo Z7 and PCAM
- Accelerate video processing algorithm on Xilinx Vivado
- Implement video processing design on Digilent Zybo Z7 and PCAM

### **DATE Sister Events Meeting** THU

## Lunch Area 1230 - 1330

Organiser: Norbert Wehn, University of Kaiserslautern, DE

Meeting of the represenatives from ASP-DAC, ICCAD, DAC and DATE

## FRI

## International F1/10 Autonomous Racing Demo supported by IEEE CEDA

between rooms 1 and 4 1000 - 1500

### Organisers:

Paolo Burgio, University of Modena and Reggio Emilia, IT Marko Bertogna, Modena and Reggio Emilia, IT

The F1/10 is an open-source, affordable, and high-performance 1/10 scale autonomous vehicle testbed. The F1/10 carries a full suite of sensors, perception, planning, control, and networking software stacks that are similar to full scale solutions. The F1/10 testbed enables research and education in autonomous and cooperative systems, making autonomy more accessible.

Indeed, a F1/10 vehicle featuring most advanced sensors can be set-up in one week with few thousands euros following our tutorials, and is currently used by universities around the world to do research in the field of computer vision, machine learning, real-time systems, autonomous systems, vehicle dynamics control, highly-cooperative fleets of vehicles and drones.

During the event, the High-Performance Real-Time Lab (HiPeRT - https:// hipert.unimore.it/) from University of Modena and Reggio Emilia will bring its fully autonomous F1/10 prototypes, and perform demo sessions of:

- Single-lap time trials, where the goal of vehicles is to complete a single lap alone, in the shortest time possible
- Long-stint sessions, where the goal of the vehicle is to complete as many laps as possible in three minutes, i.e., where the crashes hazard must me minimal, and driver reliability is the key
- Head-to-head race sessions, where two or more vehicle exercise their algorithms for object tracking and collision avoidance in a complex and challenging scenario

These vehicles will participate in the 4th F1/10 International Autonomous Racing Competition (http://f1tenth.org/), which gathers researchers and makers from all around the world in two days of challenges and networking, fostering the exchange of ideas and cooperations in the community.

The competition is held twice per year between Europe and North America, and now is at its fourth edition. Last event was in Turin, and the next one will take place in Montreal, Canada in April 2019.

Join the community!

The demo sessions will take place during the break times of the Friday Workshops.

All participants, who are registered for one of the Friday Workshops, are cordially invited to join the presentation area in front of Room 1.

| 25—29 MARCH 2019, FLORENCE, ITALY |  |
|-----------------------------------|--|
| MON                               |  |
| TUE                               |  |
| WED                               |  |
| THU                               |  |
| FRI                               |  |



## NOM

## EXHIBITION

## GUIDE

On behalf of the whole Organising Committee, we thank you very much for visiting DATE 2019 and are happy to welcoming you in the beautiful city of Florence, Italy!

All corporate sponsors and participating exhibitors are listed with contact details and information about their products and services being presented at the conference. The company profiles will assist you in finding the right solution and/or person to contact.

| EXHIBITION FLOOR PLAN | 172 |
|-----------------------|-----|
| LIST OF EXHIBITORS    | 173 |
| COMPANY PROFILES      | 174 |

## EXHIBITION FLOOR PLAN

| _      |            |     |              |     |    |    |    |          |  |
|--------|------------|-----|--------------|-----|----|----|----|----------|--|
| Room 2 |            |     | 1            |     |    |    |    | Cash Bar |  |
|        | <b>(</b> ) |     |              |     |    |    |    |          |  |
|        |            | 2   | 3<br>4       |     |    |    |    |          |  |
| _      |            |     |              |     | 8  | 9  |    |          |  |
|        |            |     | 6 7<br>L3 12 |     | 11 | 10 |    |          |  |
| Room 3 |            |     |              |     |    |    |    |          |  |
| R      |            | 15  | 16           |     | 17 |    | 18 |          |  |
|        |            |     | 21           |     | 20 |    | 19 |          |  |
|        | <b>(</b>   |     |              |     |    |    | ۵  | Coffee   |  |
| E      | P5 EP4     | EP3 | EP 2         | EP1 |    |    |    |          |  |

## Company

| Advantest Europe GmbH                                                                                      | 21           |
|------------------------------------------------------------------------------------------------------------|--------------|
| CAEN                                                                                                       | EP 4         |
| Circuits Multi-Projects (CMP)                                                                              | 2            |
| CLASS. Edge and Cloud Computation: A Highly<br>Distribituted Software for Big Data Analytics               | EP 2         |
| Cobham Gaisler AB                                                                                          | 6            |
| Collaborative Research Center SFB 876 – Providing<br>Information by Resource-Constrained Data Analysis     | 17           |
| Collaborative Research Centre 901 – On-The-Fly Computi                                                     | ng 18        |
| DFG SPP 2037 – Scalable Data Management<br>for Future Hardware                                             | 8            |
| ELASTIC. A Software Architecture for Extreme-Scale<br>Big-Data Analytics in Fog Computing Ecosystem        | EP 2         |
| Embedded Systems Initiative (ESI)                                                                          | 20           |
| Eurolab4HPC                                                                                                | EP 1         |
| EUROPRACTICE                                                                                               | 3            |
| FED4SAE                                                                                                    | EP 3         |
| Floadia Corporation                                                                                        | 12           |
| HiPEAC – European Network on High Performance and<br>Embedded Architecture and Compilation                 | EP 1         |
| Infineon Technologies Austria AG                                                                           | 14           |
| IngeniArs S.r.l.                                                                                           | 13           |
| Intel                                                                                                      | 11           |
| Invasive Computing - CRC/Transregio 89                                                                     | 20           |
| MathWorks                                                                                                  | 5            |
| Mentor, A Siemens Business                                                                                 | Sponsor   19 |
| Microtest                                                                                                  | 16           |
| MNEMOSENE                                                                                                  | EP 5         |
| Research Unit: FOR1800 Controlling Concurrent Change -<br>Towards Self-Aware Automotive and Space Vehicles | - 9          |
| SEMI                                                                                                       | 7            |
| SPP1648 Software for Exascale Computing (SPPEXA)                                                           | 10           |
| Springer Nature                                                                                            | 4            |
| Symbiotic EDA                                                                                              | 15           |
| TETRAMAX                                                                                                   | EP 1         |
| University Booth                                                                                           | 1            |
|                                                                                                            |              |

# 25–29 MARCH 2019, FLORENCE, ITALY

## COMPANY PROFILES

## воотн 21

## Advantest Europe GmbH

Stefan-George-Ring 2 81929 Munich Germany

Contact: Cassandra König

- T +49 89 993120
- M Cassandra.koenig@advantest.com
- W www.advantest.com

A world-class technology company, Advantest is a leading producer of automatic test equipment for the semiconductor industry and a premier manufacturer of measuring instruments used in the design and production of electronic instruments and systems. Our exhibit, Cloud Testing Service, offers an alternative to standard test hardware. CTS addresses the challenges facing major chipmakers, R&D engineers, design labs, universities and research institutes to get access to large ATE testers to debug and test their devices. It is specially set up with a flexibly, pay per use model, ideal for R&D.

The main features of CTS include:

- Small and portable personal tester with all signals, features and performance
- Multiple IPs to customize testing needs and simple EDA data migration
- · Easy testing through GUI interfaces
- No capital investment in tester hardware

www.cts-advantest.com/en

## ASIC and SOC Design:

Physical Analysis (Timing, Themal, Signal) • Verification

### Test:

Design for Test • Logic Analysis • Test Automation (ATPG, BIST) • Silicon Validation

## SPONSOR

## **Cadence Academic Network**

Cadence Design Systems GmbH Mozartstr. 2 85622 Feldkirchen Germany

Contact: Anton Klotz M aklotz@cadence.com W www.cadence.com

Cadence Academic Network was launched by Cadence in 2007. The aim was to promote the proliferation of leading-edge technologies and methodologies at universities renowned for their engineering and design excellence. A knowledge network among selected universities, research institutes, industry advisors and Cadence was established to facilitate the sharing of technology expertise in the areas of verification, design and implementation of microelectronic systems.

Cadence Academic Network is sponsoring the DATE Interactive Presentations (IPs) again.

www.date-conference.com

## EP 4

## CAEN

Via Vetraia, 11 55049 Viareggio (LU) Italy

Contact: Alessandro Iovene T +39 0584 388398 M a.iovene@caen.it W www.caen.it

CAEN is one of the most important spin-offs of the Italian Nuclear Physics Research Institute and it was founded in Viareggio in 1979. CAEN designs and manufactures sophisticated electronic equipment for nuclear physics research and is today among the world's leading companies in the field: there are hundreds of thousand CAEN Low/High Voltage and data acquisition channels now working in all most important Nuclear Physics Laboratories.

Over the years, CAEN has diversified its offer, extending its market, taking part into national and international programs and becoming a real "Innovation Company". In this way CAEN added to its core business new experiences such as UHF RFID, microelectronics, aerospace, biomed, and homeland security.

CAEN is known today as the only company in the world able to offer, besides a complete range of power supply and data acquisition systems, a large choice of Front-End modules implemented using ASICs internally developed, totaling more than 250 catalogue products. However, this number is not exhaustive: part of CAEN production is custom designed for Big Science. One of the main users is CERN, which hosts the LHC and where ATLAS and CMS experiments have recently demonstrated the existence of the particle known as the "Higgs boson". This demonstration culminated with the awarding of the Nobel Prize for Physics 2013 to Francois Englert and Peter W. Higgs.

CAEN counts on more than 30 electronic engineers and physics PhDs are taking to the next level the technological content and pushing forward innovation, proudly delivering "Tools for discovery".

## воотн 2

## **Circuits Multi-Projects (CMP)**

46 avenue Felix Viallet 38031 Grenoble France

Contact: Jean-Christophe Crebier T +33 476 574617

- F +33 476 473814
- M cmp@mycmp.fr
- W https://mycmp.fr/

Circuits Multi-Projects (CMP) is a manufacturing broker for ICs and MEMS, for prototyping and low volume production. Since 1981, more than 600 Institutions from 70 countries have been served, more than 8100 projects have been prototyped through 1100 manufacturing runs, and 74 different technologies have been interfaced. Integrated Circuits are available on CMOS, SiGe BiCMOS, HV-CMOS, CMOS-Opto from STMicroelectronics and ams down to 28 nm FDSOI. Design kits for most IC CAD tools and Engineering kits for MEMS are available. Assembling is provided in a wide range of plastic and ceramic packages.

ASIC and SOC Design: MEMS Design

Services: Prototyping • Foundry & Manufacturing

# 25–29 MARCH 2019, FLORENCE, ITALY

## Χ Ο Ζ

## COMPANY PROFILES

## EP 2

## CLASS. Edge and Cloud Computation: A Highly Distributed Software for Big Data Analytics

Barcelona Supercomputing Center (BSC) Jordi Girona 29 (Nexus II Building) 08034 Barcelona Spain

Contact: Eduardo Quiñones T +34 93 4137172 M eduardo.quinones@bsc.es W www.class-project.eu

CLASS aims to develop a novel software architecture framework to help big data developers to efficiently distributing data analytics workloads along the compute continuum (from edge to cloud) in a complete and transparent way, while providing sound real-time guarantees. This ability opens the door to the use of big data into critical real-time systems, providing to them superior data analytics capabilities to implement more intelligent and autonomous control applications.

The capabilities of the CLASS framework will be demonstrated on a real smart-city use case in the City of Modena (Italy), featuring a heavy sensor infrastructure to collect real-time data across a wide urban area, and three connected vehicles equipped with heterogeneous sensors/actuators and V2X connectivity to enhance the driving experience.

The CLASS project has received funding from the European Union's Horizon 2020 research and innovation programme under the grant agreement No 780622

## воотн 6

## **Cobham Gaisler AB**

Kungsgatan 12 41119 Goteborg Sweden

Contact: Christian Sayer T +46 31 7758650 M info@gaisler.com W www.cobham.com/gaisler

Cobham Gaisler AB is a provider of system-on-chip (SoC) solutions for advanced applications in the commercial and space flight domain. Cobham Gaisler's products consist of user-customizable 32-bit SPARC V8 processor cores, peripheral IP cores and associated software and development tools. Our solutions help companies and research institutes develop highly competitive application-specific SoC designs, as well as providing radiation-hardened components for the space market.

The key product is the LEON synthesizable processor model together with a full development environment and a library of well over one hundred IP cores (GRLIB). The LEON processor and the library of IP cores are highly configurable, and are suitable for SoC designs. The processor combines high performance and an advanced architecture with low gate count and low power consumption. Implementing the SPARC V8 architecture (IEEE-1754), the LEON processor offers a truly open and well supported instruction set. Besides offering flexible stand-alone IP cores for integration in existing designs, the GRLIB design environment provides EDA tool and target technology integration for many existing FPGA and ASIC technologies, making system implementation quick and straightforward.

One outstanding feature of the IP-core library is that it also has always been distributed as free open-source, available from http://gaisler.com/ index.php/products/ipcores/soclibrary. The open-source version of GRLIB is complete and perfectly suitable for complex SoC design in research and other less constrained environments.

The IP core offering is complemented by a software infrastructure consisting of instruction set simulators, debug tools, compilers and operating systems, both commercial and free open-source.

Test: System Test

Services: Design Consultancy

Embedded Software Development: Compilers • Real Time Operating Systems • Software/Modelling

Hardware:

FPGA & Reconfigurable Platforms • Development Boards

Semiconductor IP:

CPUs & Controllers • Encryption IP • Memory IP • On-Chip Bus Interconnect • On-Chip Debug • Processor Platforms • Synthesizable Libraries • Test IP

Application-Specific IP: Data Communication • Networking • Security • Telecommunication

## 25-29 MARCH 2019, FLORENCE, ITALY

## COMPANY PROFILES

воотн 17

## Collaborative Research Center SFB 876 -**Providing Information by Resource-Constrained Data Analysis**

TU Dortmund University 44221 Dortmund Germany

Contact: Katharina Morik

- +49 231 7556033
- M katharina.morik@tu-dortmund.de
- W http://sfb876.tu-dortmund.de/

The collaborative research center CRC 876 (SFB 876) brings together the research areas of data analysis (data mining, machine learning, statistics) and embedded systems (cyber-physical systems, embedded systems) and expands them such that information from distributed, dynamic data masses becomes available for decision processes in real-time, on site. The acquisition and storage of high-throughput experiments in biomedicine, astrophysical telescopes or particle-physical experiments exceeds the capacity of today's computers, so that the analysis must be pushed to the edge, i.e., to the sensor. Also, the analysis of production processes that leads to direct interventions or the prediction of traffic for a better mobility management would benefit from at least a partial analysis directly at the data sources. The analysis of distributed, streaming data requires novel algorithms and models, that take into account the resource restrictions. Already at the start of our CRC 876, we pointed out that data analysis should inspect more closely its execution on diverse platforms. We defined resource constraints as the relation between the demands of analysing big data and the technical capabilities of a platform or device.

Since 2011, the DFG has been funding the major research project. In 2019 the CRC 876 funding has been guaranteed for a further four years. Involved are five faculties of the TU Dortmund: Computer Science, Statistics, Electrical Engineering and Information Technology, Mechanical engineering and Physics. The TU Dortmund is working together with the University of Duisburg-Essen, the University Hospital Essen, as well as with the Leibniz- Institute for Analytical Sciences -ISAS e.V.

## ASIC and SOC Design:

**Power & Optimisation** 

## System-Level Design:

Acceleration & Emulation • Hardware/Software Co-Design

## Services:

Prototyping • Data Management and Collaboration • Training

## Embedded Software Development:

Compilers • Real Time Operating Systems • Debuggers • Software/Modelling

### BOOTH 18

### Collaborative Research Centre 901 – On-The-Fly Computing

Warburger Str. 100 33098 Paderborn Germany

Contact: Tobias Wiersema T +49 5251 604343 M tobias.wiersema@upb.de W https://sfb901.uni-paderborn.de/

The objective of CRC 901 – On-The-Fly Computing (OTF Computing) – is to develop techniques and processes for automatic on-the-fly configuration and provision of individual IT services out of base services that are available on world-wide markets. In addition to the configuration by special OTF service providers and the provision by so-called OTF Compute Centers, this involves developing methods for quality assurance and the protection of participating clients and providers, methods for the targetoriented further development of markets, and methods to support the interaction of the participants in dynamically changing markets.

CRC 901 is divided into four project areas. Project area A is concerned with the algorithmic and economic basics for organizing large dynamic markets. This involves, on the one hand, algorithmic processes for organizing large networks in general and the interaction in networks in particular and, on the other hand, economic concepts for incentive systems in order to direct the participants in the markets. Project area B investigates processes of the modeling, composition and quality analysis of services and service configurations aiming at on-the-fly development of high-quality IT services. Project area C develops reliable execution environments for on-the-fly computing and is concerned with questions of the stability and security of markets, the organization of highly heterogeneous OTF Compute Centers and the provision of configured services by those centers.

ASIC and SOC Design: Verification

System-Level Design: Hardware/Software Co-Design

Hardware: FPGA & Reconfigurable Platforms 25-29 MARCH 2019, FLORENCE, ITALY

### COMPANY PROFILES

SPONSOR

### Destination Florence Convention and Visitors Bureau

P.zza Madonna degli Aldobrandini, 8 50123 Florence Italy

Contact: Marta Pieralli

- T +39 055 29881
- F +39 055 2988122
- M m.pieralli@conventionbureau.it
- W www.conventionbureau.it

Operating since 1995, Destination Florence Convention and Visitors Bureau is the official destination promoter, with the mission to increase quality and importance of events, destination weddings and luxury market in Florence. Our company is proud to have nearly 300 members, representing the top-quality offer of the destination and this, together with the official partnership with the Florence Municipality, allowed us to open the doors of the city for our clients.

The activity of promotion of Destination Florence CVB is heading for M.I.C.E., destination weddings and leisure markets.

The aim of the M.I.C.E. division, called Firenze Convention Bureau, is to increase quantity, quality and importance of events, conferences to be held in the city, finding and suggesting the best services and rates thanks to the support of our partners. FCB offers expert services for corporate, associations and independent meeting planners in order to support them on the venue selection process as well as in planning and producing successful meetings, incentives, conventions, exhibitions and events. FCB can provide a wide range of information about the city, including: accommodation and transportation facilities, lists of local suppliers such as Professional Congress Organizers (PCO), Destination Management Companies (DMC), hotels and party service suppliers such as AV, interpretation services, sightseeing companies, unique venues and tourist resources, stand contractors.

### воотн в

### DFG SPP 2037 – Scalable Data Management for Future Hardware

TU Ilmenau/ Department of Computer Science and Automation PO Box 100 565 98684 Ilmenau Germany

Contact: Kai-Uwe Sattler

- T +49 3677 694577 F +49 3677 694541
- F +49 3677 694541 M kus@tu-ilmenau.de
- W www.dfg-spp2037.de/

The priority programme 2037 "Scalable Data Management for Future Hardware" is funded by the german research funding organization DFG and comprises 10 projects from german universities. The programme is based on the observation that the currently used database concepts and systems are not well prepared to support emerging application domains such as eSciences, Industry 4.0, Internet of Things or Digital Humanities: From a user's perspective flexible domain-specific access interfaces are requires; novel data models for these application domains have to be integrated; consistency guarantees which reduce flexibility and performance should be adaptable according to the requirements; and the volume and velocity of data caused by ubiquitous sensors have to be mastered by massive scalability and online processing. At the same time current and future hardware trends such as many-core CPUs, co-processors like GPU and FPGA, novel storage technologies like NVRAM and SSD as well as high-speed networks provide new opportunities.

In order to open up the exemplarily mentioned application domains together with exploiting the potential of future hardware generations it becomes necessary now, to fundamentally rethink current database architectures. Thus, the objective of the priority programme is to answer the scientific questions related to these issues. As a result, we expect the development and evaluation of architectures and abstractions for flexible and scalable data management techniques which provide extensibility regarding new data models including processing and access mechanisms for emerging applications, and exploit the features of modern and heterogeneous hardware as well as system-level services.

# 25—29 MARCH 2019, FLORENCE, ITALY

### EP 2

### ELASTIC. A Software Architecture for Extreme-Scale Big-Data Analytics in Fog Computing Ecosystems

Barcelona Supercomputing Center (BSC) Jordi Girona 29 (Nexus II Building) 08034 Barcelona Spain

Contact: Eduardo Quiñones T +34 93 4137172 M eduardo.quinones@bsc.es W www.elastic-project.eu

COMPANY PROFILES

ELASTIC will produce a novel software architecture to distribute resources from edge to cloud. The software includes the development of a new concept of elasticity, ensuring smooth performance across the compute continuum in an innovative fog-computing environment. The project aims to significantly increase the data analytics capabilities of extremescale big-data workloads, while fulfilling multiple non-functional requirements, including real time, energy efficiency, security and unstable communications.

ELASTIC includes a smart-mobility use case, deploying a sensor network to collect the data from the tram network of Florence (Italy). The trams will feature advanced embedded architectures, V21 connectivity, heterogeneous sensors and access to cloud resources, improving public/private transport interaction and allowing the creation of advanced driving assistance applications.

The ELASTIC project has received funding from the European Union's Horizon 2020 research and innovation programme under the grant agreement No 825473

### воотн 20

### **Embedded Systems Initiative (ESI)**

Friedrich-Alexander-Universität Erlangen-Nürnberg (FAU) / Interdisziplinäres Zentrum für Eingebettete Systeme (ESI) Martensstraße 3 91058 Erlangen Germany

Contact: Torsten Klie

- T +49 9131 8525151
- F +49 9131 8525144
- M info@esi.uni-erlangen.de
- W www.esi-anwendungszentrum.de

The Interdisciplinary Centre for Embedded Systems (ESI) combines the expertise in all aspects related to embedded systems design of currently 15 departments of the Friedrich-Alexander-Universität Erlangen-Nürnberg. ESI functions as a central point of contact for cooperation between companies and research institutes of the FAU Erlangen-Nürnberg, allowing to offer diverse and special expertise in cooperation with companies of various sectors. ESI functions as a central point of contact for cooperation between companies and research institutes of the FAU Erlangen-Nürnberg in the Emdedded Systems Domain.

Along with basic research, practical user knowledge is essential to successfully developed embedded systems. The Fraunhofer Institute for Integrated Circuits (IIS) is well-known for its knowledge in applied research. The ESI Application Centre builds a bridge between basic research of the FAU and applied research knowledge of the Fraunhofer IIS to master the complexity of future research and innovations. Our research topics are bundled in the ESI Application Centre in three Labs:

- Automation@ESI (Industrial Automation, Industry 4.0)
- Automotive@ESI (Sensors and driver assistence systems)
- Fitness@ESI (wireless sensors and training assistance)

The ESI Application Centre offers:

- Interdisciplinary solutions focused on your needs
- Independent development, evaluation and implementation of Embedded Systems according to your specifications
- Many years of research experience and successfully concluded research projects as well as effective cooperations
- Scientific know-how especially in the following areas:
  - Multicore Systems
  - Design Methods, especially Hardware-Software-Co-Design
  - Wireless Communication and Localisation
  - Integrated Sensors
  - Machine Learning, Pattern Analysis and Image and Data Processing

### Services:

Design Consultancy • Prototyping

### COMPANY PROFILES

EP 1

### Eurolab4HPC

UGENT – ELIS 9052 Gent Belgium

Contact: Katrien van Impe

- T +32 9 2643373
- M katrien.vanimpe@ugent.be
- W https://www.eurolab4hpc.eu

Eurolab4HPC is a 2-year Horizon 2020 funded project committed to make Europe excel in academic research and innovation in HPC technology. To reach this goal it has defined 4 actions:

- To structure the HPC community by adding members to develop a community of excellence that engages in focused high-quality crossstack activity.
- To promote entrepreneurship by building an innovation pipeline from general purpose entrepreneurial training, business prototyping, business plan development and helping with funding. Take a look at our events calendar.
- To stimulate technology transfer by connecting with other technology transfer activities and providing competitive seed funding for HPC technology transfer. New open calls in 2019!
- To disseminate community news by investing substantial resources in dissemination activities, creating a stronger Eurolab4HPC brand.

For further information visit: eurolab4hpc.eu and don't forget to visit our stand here at DATE 2019!

### воотн з

### EUROPRACTICE

EUROPRACTICE IC office & IC Manufacturing Center p.a. imec Kapeldreef 75 3001 Leuven Belgium

Contact: Paul Malisse T +32 16 281272 M mpc@imec.be W www.europractice-ic.com

EUROPRACTICE was launched by the European Commission in 1989 to help companies improve their competitive position in world markets by adopting ASIC, Multi-Chip Module or Microsystems solutions in their products. The program helps to reduce the perceived risks and costs associated with these technologies by offering potential users a range of services, including initial advice and ongoing support, reduced entry costs and a clear route to chip manufacture and product supply.

Since its creation, EUROPRACTICE has bridged the gap between academia and industry in the high-tech world by offering more than 600 European universities and research institutes affordable access to the latest IC (Integrated Circuits) design tools and technologies. This is reflected in the training provided by universities from which the best IC design engineers emerge, essential for the SMEs innovation in new IC products.

The ultimate goal of EUROPRACTICE is to enhance European industrial competitiveness in the global marketplace. The EUROPRACTICE services are open to industrial companies (especially SMEs), research institutes and academic users.

### SERVICES OFFERED TO EUROPEAN SMEs AND ACADEMIC INSTITUTIONS:

The mission statement of EUROPRACTICE is to provide the European industry and academia with a platform to develop smart integrated systems, from advanced prototype design to volume production. The latter is achieved by providing affordable and easier access to a wide range of state-of-the-art industry-grade fabrication technologies and design tools complemented with training and support to the customer in all critical steps which are needed.

- Affordable access to industry-standard and state-of-the-art design (CAD) tools
- Distribution and full support of high-quality cell libraries and design kits for the most popular CAD tools
- Low-cost prototyping in various technologies (both ASIC and More than Moore) via MPW runs
- Access to advanced packaging and smart system integration
- Training courses in advanced design flows and on various technologiesIC

### SERVICES OFFERED TO THE GLOBAL INDUSTRY:

EUROPRACTICE also offers industry worldwide access to microelectronic and microsystem design services, MPW prototyping, small volume production, packaging and test operations. Note, this does not include access to design tools.

Industry from all over the world have rapidly discovered the benefits of using the EUROPRACTICE IC service to help bring new product designs to market quickly and cost-effectively. The EUROPRACTICE ASIC route supports especially those companies who do not always need the full range of services or high production volumes. Those companies will gain from the flexible access to silicon prototype and production capacity at leading foundries, design services, high quality support and manufacturing expertise. This you can get all from EUROPRACTICE IC service, a service that is already established for 20 years in the market.

### THE EUROPRACTICE SERVICES ARE OFFERED BY THE FOLLOWING CENTERS:

- imec (Belgium)
- Fraunhofer-Institut für Integrierte Schaltungen (Fraunhofer IIS) (Germany)
- STFC Rutherford Appleton Laboratory (United Kingdom)
- CMP (France)
- Tyndall National Institute (Ireland)

### COMPANY PROFILES

EP 3

### FED4SAE

CEA/ DER/ Leti/ DACLE/ SSCP 17 rue des Martyrs 38054 Grenoble - Cedex France

Contact: Isabelle Dor T +33 4 38785970 M isabelle.dor@cea.fr W https://fed4sae.eu

Through the Smart Anything Everywhere initiative, the European Commission is helping digitize European industry. FED4SAE is part of this strategy, targeting a large network of 'small' companies (startups, small/ medium enterprises and midcaps), including both technology specialists and low-tech companies. These companies can request solutions for specific use cases, which FED4SAE's industrial and advanced platforms will provide. This will include solutions comprising one of several components, such as sensors, data fusion/processing technology and actuators. These components make up cyber-physical systems, which link the physical and digital worlds.

FED4SAE also helps participants with innovation management, providing coaching and opportunities for networking to identify the best stakeholders – private investors, national/regional initiatives, business angels, potential customers, and so on.

In summary, FED4SAE offers companies:

- technical expertise via advanced platforms, that are either innovative technical solutions or testbeds which add value to the product
- product support via industrial platforms, being existing products provided by market leaders in the domain of cyber-physical and embedded systems, which can bring the innovation to a state of maturity
- innovation management, focusing on business, to help your innovation get to the market via the FED4SAE consortium and the Smart Anything Everywhere ecosystem
- up to €60,000 in funding, representing 70% of the declared budget of the work done

The kind of experiments which will be funded will address any smart application domain (mobility, city, health & well-being, industry, sensor, etc.), involving both advanced and industrial platforms supported by FED4SAE. The experiments shall be pan-European, allowing the awarded company to collaborate with cross-border advanced platforms and industrial partners.

You just need to provide the idea and we will help you get it to market – don't miss this opportunity!

<u>1</u>



### Attend the Premier Event Where the Minds of Electronic Design Converge

For over 55 years DAC has been recognized for leading-edge research, tools and methodologies. It is the ONLY event that brings together designers, researchers, tool developers and executives in Electronic Design.







Exhibit Hours:

Monday, June 3

Tuesday, June 4

10:00am - 6:00pm

10:00am - 6:00pm

Wednesday, June 5

**Daily Networking** 

Receptions

Monday

Tuesday

Wednesday

10:00am - 6:00pm

### DAC DELIVERS

- High Level Research & Special Sessions
- Four Engaging Keynotes
- SKYTalks (short keynotes)
- Technical Panels
- Designer Track Presentations sponsored by:
- IP Track Presentations sponsored by: methodics
- Tutorials
- Workshops
- Thursday is Training Day sponsored by:

### **EXHIBITION 2019**

- 170+ Exhibitors
- Design Infrastructure Alley
- Daily Design-on-Cloud Presentations
- New Chip Essentials Village

### **DAC PAVILLION**

- Daily SKYTalks (short keynotes)
- CEO Fireside Chats
- Daily Analyst Review
- Industry Panel Discussions

Teardowns

Sponsored by

sig ada Sponsors as of January 28, 2019

Platinum Sponsor

cādence **Mentor** 

|   | Silver Spo                            | onsor |
|---|---------------------------------------|-------|
| n | nethod <mark>ic</mark> s <sup>_</sup> | CLIO  |

#56DAC 0000

### Registration Opens and Conference Program Live April 3, 2019 DAC.COM

### COMPANY PROFILES

### воотн 12

### **Floadia Corporation**

Floadia Tokyo HQ 1-30-9 Ogawa Higashi-cho, Kodaira-shi Tokyo, 187-0031 Japan

T +81 42 3465510

- M info.rn@floadia.com
- W www.floadia.com

Floadia, Japanese company, provides Low power, cost Effective and Easily embedded Flash IPs. We are world-class experts in Non-Volatile Memory technology, design, test QA and production. Enjoy our cost effective and high quality eNVM solutions for your IoT, AI, and Automotive applications.

Semiconductor IP: Analogue & Mixed Signal IP • CPUs & Controllers • Memory IP

Application-Specific IP: Analogue & Mixed Signal IP

### EP 1

### HiPEAC - European Network on High Performance and Embedded Architecture and Compilation

HiPEAC UGENT – ELIS Technologiepark-Zwijnaarde 126 9052 Gent Belgium

Contact: Vicky Wandels T +32 9 2643379 M vicky.wandels@ugent.be

W Vicky.Walluels@ugelit.be

W www.hipeac.net

Since 2004, the HiPEAC (High Performance and Embedded Architecture and Compilation) project has provided a hub for European researchers in computing systems; today, its network, the biggest of its kind in the world, numbers around 2000 specialists. HIPEAC members include both top-class researchers and industry representatives who want to shape the development of computing systems. Members benefit from a series of advantages, including industry insight, training, recruitment and peerto-peer interaction.

HiPEAC organizes four networking events per year: the HiPEAC conference, two Computing Systems Weeks and a summer school. As part of the HiPEAC community, you can also contribute to the biennial HiPEAC Vision, an influential roadmap which informs European technology research policy areas. In addition, the project offers training, mobility support, help in finding excellent computing candidates and dissemination support.

The latest incarnation of the project, HiPEAC 5, began on 1 December 2017 and is delivered by 13 partners, led by Ghent University. It is funded by the European Union's Horizon 2020 research and innovation programme under grant agreement no. 779656.

To join for free email membership@hipeac.net.

For further information visit https://www.hipeac.net/network/#/industry/ and don't forget to visit our stand here at DATE 2019!

### **Mentor**® A Siemens Business

Get maximum performance from your Mentor products with training from the world's most experienced Mentor technology trainers

Visit our booth at the exhibition for your chance to

### a FITNESS TRACKER

### **Training** Services

Flexible delivery from the world's most experienced Mentor technology trainers

www.mentor.com/training

### COMPANY PROFILES

### SPONSOR

### **IEEE Council on Electronic Design** Automation (IEEE CEDA)

Contact: Kartik Patel M admin@ieee-ceda.com W www.ieee-ceda.org

The Council on Electronic Design Automation (CEDA) was established to foster design automation of electronic circuits and systems at all levels. The Council's field of interest spans the theory, implementation, and use of EDA/CAD tools to design integrated electronic circuits and systems. This includes tools that automate all levels of the design, analysis, and verification of hardware and embedded software up to and including complete working systems. CEDA enables the exchange of technical information by sponsoring publications, conferences and workshops and through local chapters for volunteers activities.

If you are interested please contact admin@ieee-ceda.com or check our website for more information about our activities and how to become a member for free.

### воотн 14

### Infineon Technologies Austria AG

Siemensstraße 2 9500 Villach Austria

Contact: Simone Fontanesi т +43 5 177719202

- M Simone.Fontanesi@infineon.com W www.infineon.com

Infineon Technologies Austria AG is a group subsidiary of Infineon Technologies AG, a worldleading provider of semiconductor solutions that make life easier, safer and greener. Microelectronics from Infineon reduce the energy consumption of consumer electronics, domestic appliances and industrial facilities. They make a major contribution to the convenience, security and sustainability of vehicles, and enable secure transactions in the Internet of Things.

Besides Germany, Infineon Austria is the only subsidiary within the group that pools competencies for research and development, production as well as global business responsibility. The head office is in Villach, with further branches in Graz, Klagenfurt, Linz and Vienna. With 4,201 employees from around 60 countries (including 1,813 in research and development), in the financial year 2018 (ending in September) the company achieved a turnover of € 2.9 billion. An R&D expense rate of €498 million makes Infineon Austria one of the strongest industrial research companys' in Austria.

Further information at www.infineon.com/austria

### ASIC and SOC Design:

Physical Analysis (Timing, Themal, Signal) • Verification • Analogue and Mixed-Signal Design • MEMS Design • RF Design

### System-Level Design:

Physical Analysis • Hardware/Software Co-Design

Test:

Design for Test • Test Automation (ATPG, BIST) • Mixed-Signal Test

**Embedded Software Development:** Software/Modelling

### Semiconductor IP:

Analogue & Mixed Signal IP • CPUs & Controllers • Embedded Software IP • Test IP • Verification IO

### Application-Specific IP:

Analogue & Mixed Signal IP • Digital Signal Processing • Security • Telecommunication • Wireless Communication

### воотн 13

### IngeniArs S.r.l.

via Ponte a Piglieri 8 56121 Pisa Italy

Contact: Camilla Giunti

- T +39 050 6220532
- M info@ingeniars.com
- W www.ingeniars.com

Innovative Italian start-up IngeniArs was born in 2014 out of its joint founders' extensive experience in the areas of electronics and advanced computer science engineering research. The company responds to the ever-increasing demand for innovation in the strategic aerospace, healthcare and automotive fields, offering highly advanced hardware/ software products and managing the full lifecycle of electronics, microelectronics and embedded systems. IngeniArs already has several major achievements, such as obtaining prime contracts with the ESA and winning the EU Horizon 2020 SME Instrument Phase 1 and 2 projects.

### ASIC and SOC Design:

Design Entry • Behavioural Modelling & Simulation • Synthesis • Power & Optimisation • Physical Analysis (Timing, Themal, Signal) • Verification

### System-Level Design:

Behavioural Modelling & Analysis • Acceleration & Emulation • Hardware/Software Co-Design

### Test:

Design for Test • System Test

### Services: Design Consultancy • Prototyping

Hardware: FPGA & Reconfigurable Platforms

### Semiconductor IP:

Configurable Logic IP • CPUS & Controllers • Embedded FPGA • Embedded Software IP • Encryption IP • Memory IP • On-Chip Bus Interconnect • Synthesizable Libraries • Test IP

### Application-Specific IP:

Data Communication • Digital Signal Processing • Networking • Security • Telecommunication

### воотн 11

### Intel

Am Campeon 10-12 85579 Neubiberg Germany

Contact: Jonathan Ah Sue M jonathan.ah.sue@intel.com W www.intel.com

Intel (NASDAQ: INTC), a leader in the semiconductor industry, is shaping the data-centric future with computing and communications technology that is the foundation of the world's innovations. The company's engineering expertise is helping address the world's greatest challenges as well as helping secure, power and connect billions of devices and the infrastructure of the smart, connected world – from the cloud to the network to the edge and everything in between. Find more information about Intel at newsroom.intel.com and intel.com.

## 25-29 MARCH 2019, FLORENCE, ITALY

### COMPANY PROFILES

### воотн 20

### Invasive Computing - CRC/Transregio 89

Friedrich-Alexander-Universität Erlangen-Nürnberg (FAU) SFB/Transregio 89: Invasives Rechnen (InvasIC) Lehrstuhl für Informatik (Hardware-Software-Co-Design) Cauerstraße 11 91058 Erlangen

Contact: Frank Hannig

- T +49 9131 8525153
- F +49 9131 8525149
- M frank.hannig@fau.de
- W http://www.invasic.de

In the Transregional Collaborative Research Centre "Invasive Computing" (abbr. "InvasIC") scientific researchers from the Friedrich-Alexander-Universität Erlangen-Nürnberg, the Technische Universität München as well as the Karlsruhe Institute of Technology investigate together a novel paradigm for the design and programming of future parallel computing systems.

Its unique characteristic is to give a programmer explicit handles to specify and argue about resource requirements desired, or required in different phases of execution: Using an invade command, an application may instruct the operating system to claim a set of processors, memory and communication resources for being allocated for a, by default, sub-sequent exclusive use. In an infect phase, the application workload is then spread and executed on the obtained claim of resources. A retreat command finally frees a claim again, and the application may resume sequential execution. To support this idea of self-adaptive and resources, and preating system concepts had to be developed from scratch, but also revolutionary architectural changes in the design of MPSoCs (multiprocessor system-on-a-chip) including mechanisms to al-locate and isolate resources on demand.

Find out more about the CRC/Transregio 89 on www.invasic.de.

### ASIC and SOC Design:

Behavioural Modelling & Simulation • Power & Optimisation • Verification

### System-Level Design:

 $\bar{\mathsf{Behavioural}}$  Modelling & Analysis  $\bullet$  Acceleration & Emulation  $\bullet$  Hardware/Software Co-Design

Test: System Test

### Embedded Software Development: Compilers • Software/Modelling

Hardware: FPGA & Reconfigurable Platforms

### Semiconductor IP:

CPUs & Controllers • On-Chip Bus Interconnect • Processor Platforms

### воотн 5

### MathWorks

3 Apple Hill Drive Natick, MA United States

W www.mathworks.com

MathWorks is the leading developer of mathematical computing software. Engineers and scientists worldwide rely on its products to accelerate the pace of discovery, innovation, and development.

MATLAB®, the language of technical computing, is a programming environment for algorithm development, data analysis, visualization, and numeric computation. Simulink® is a graphical environment for simulation and Model-Based Design of multidomain dynamic and embedded systems. The company produces nearly 100 additional products for specialized tasks such as deep learning, computer vision, robotics, and C and HDL code generation.

MATLAB and Simulink are used throughout the automotive, aerospace, communications, electronics, and industrial automation industries as fundamental tools for research and development. They are also used for modeling and simulation in increasingly technical fields, such as financial services and computational biology. MATLAB and Simulink enable the design and development of a wide range of advanced products, in cluding automotive systems, aerospace flight control and avionics, telecommunications and other electronics equipment, industrial machinery, and medical devices. More than 5000 colleges and universities around the world use MATLAB and Simulink for teaching and research in a broad range of technical disciplines.

### ASIC and SOC Design:

Behavioural Modelling & Simulation • Verification • Analogue and Mixed-Signal Design • RF Design

### System-Level Design:

Behavioural Modelling & Analysis • Hardware/Software Co-Design

**Test:** System Test

Services: Design Consultancy • Training 25-29 MARCH 2019, FLORENCE, ITALY

### COMPANY PROFILES

### PONSOR

### **Mentor, A Siemens Business**

Contact: Astrid Ernst, Marketing Europe

- т +49 89 57096131
- M astrid ernst@mentor.com
- W www.mentor.com

Mentor, a Siemens Business, is a world leader in electronic hardware and software design solutions, providing products, consulting services and award-winning support for the world's most successful electronic, semiconductor and systems companies. We enable companies to develop better electronic products faster and more cost-effectively. Our innovative products help conquer complex design challenges. Mentor is technology leader in full chip emulation, Functional Verification, Design-for-Test and physical verification with its Veloce®, Questa®, Tessent® and Calibre® platforms. Mentor is now part of Siemens' product lifecycle management (PLM) software business, making the combined organization the world's leading supplier of industrial software used for product design, simulation, verification, testing and manufacturing. Visit www.mentor.com

### ASIC and SOC Design:

Design Entry • Verification • Analogue and Mixed-Signal Design

### System-Level Design:

Acceleration & Emulation • PCB & MCM Design

**Design for Test** 

**Embedded Software Development:** Compilers • Real Time Operating Systems

Test:

### воотн 16

### Microtest

Microtest S.r.l. Via della Galeotta 9/A 55011 Altopascio (LU) Italy

Contact: Giuseppina Saracco T +39 0583 269651

- M info@microtest.net
- W www.microtest.net

Microtest, combining innovation, continuous improvement, and sustainability, is a reliable global supplier and partner for companies seeking advanced electronic and microelectronic solutions for various applications. After its foundation in 1998 as a test house, today the Microtest portfolio of products and services includes:

- ATE DESIGN & MANUFACTURING
- TEST HOUSE & TEST PROGRAM DEVELOPMENT
- MICROELECTRONIC DESIGN HOUSE
- APPLICATION BOARD TURN-KEY SOLUTIONS

### ASIC and SOC Design:

Design Entry • Benavioural Modelling & Simulation • Synthesis • Power & Optimisation • Physical Analysis (Timing, Themal, Signal) • Verification • Analogue and Mixed-Signal Design • MEMS Design • RF Design

### System-Level Design:

PCB & MCM Design

### Test:

Design for Test  $\,\cdot\,$  Test Automation (ATPG, BIST)  $\,\cdot\,$  Silicon Validation  $\,\cdot\,$  Mixed-Signal Test  $\,\cdot\,$  System Test

### Services:

Design Consultancy • Prototyping • Data Management and Collaboration • Training

### Hardware:

FPGA & Reconfigurable Platforms • Development Boards • Workstations & IT Infrastructure

### Semiconductor IP:

Analogue & Mixed Signal IP • Embedded FPGA • Embedded Software IP • Memory IP • On-Chip Debug • Test IP • Verification IO

### Application-Specific IP:

Analogue & Mixed Signal IP • Digital Signal Processing • Networking • Security • Telecommunication • Wireless Communication

## 25—29 MARCH 2019, FLORENCE, ITALY

### COMPANY PROFILES

воотн ер5

### **MNEMOSENE**

Technische Universiteit Delft / Department of Computer Engineering Mekelweg 4 2628CD Delft Netherlands

Contact: Said Hamdioui T +31628802494 M s.hamdioui@tudelft.nl W www.mnemosene.eu

MNEMOSENE is an ambitious Research and Innovation Action addressing the theme "Development of new approaches to scale functional performance of information processing and storage substantially beyond the state-of-the-art technologies with a focus on ultra-low power and high performance" of the European Union's Horizon 2020 ICT research and innovation programme.

MNEMOSENE will focus on the development, design and demonstration of a Computation-In-Memory (CIM) architecture based on extending arrays of non-volatile resistive switching devices (memristors) with logic functionality inside or around the cell array. CIM architectures allow integration of information processing and storage at the same physical location, having the potential to (a) eliminate the communication and memory bottleneck, (b) support massive parallelism to increase the overall performance, (c) drastically enhance energy efficiency, and (d) be cheaper to manufacture. Development of such a radically innovative computing architecture will be a real breakthrough, enabling the solution of many computational problems in minutes rather than days at affordable energy and cost, resulting in orders of magnitude increase in performance.

Coordinated by Delft Technical University (NL), the project consortium includes eight other partners from six different countries: Eindhoven University of Technology and IMEC (NL), ETH Zurich and IBM Research – Zurich (CH), Arm (UK), RWTH Aachen University (DE), INRIA (FR) and Intelligentsia Consultants (LU).

The MNEMOSENE Project has received funding from the European Union's Horizon 2020 research and innovation programme under grant agreement number 780215.

ASIC and SOC Design: Behavioural Modelling & Simulation

### System-Level Design:

Behavioural Modelling & Analysis • Acceleration & Emulation

Embedded Software Development: Compilers

Semiconductor IP: Memory IP • On-Chip Bus Interconnect

### воотн э

### Research Unit: FOR1800 Controlling Concurrent Change – Towards Self-Aware Automotive And Space Vehicles

Institute of Computer and Network Engineering Hans-Sommer-Straße 66 38106 Braunschweig Germany

Contact: Rolf Ernst T +49 531 3913730 M ernst@ida.ing.tu-bs.de W www.ccc-project.org

Embedded systems for safety critical and high availability applications have moved from isolated components to highly integrated mixed criticality networked systems with numerous shared resources. The resulting function interference challenges the design process, in particular in autonomous systems which shall independently manage software updates and hardware reconfigurations. With support from the German DFG, a group of 8 Pls has investigated automated integration of critical applications using self-adaptation with self-protection based on contracting and self-awareness. Applications are vehicle automation and autonomous platforms for space robotics. The DATE special session 3.8 will include a talk summarizing the Research Unit activities.

During the DATE Conference 2019, posters will highlight the architectures, methods and main achievements. Various demonstrators will illustrate the research approach and results. The demonstrators include an autonomous road vehicle controlled by self-managed software with contract-based integration and monitoring of critical functions, a collaborating mobile robot pair with dynamic hardware self-reconfiguration for operation under varying radiation stress, and a simulated group of vehicles co-operating under limited trust. The robot pair will also give a life demonstration as part of the Friday DATE Workshop on Autonomous Systems Design.

### ASIC and SOC Design: Verification

System-Level Design: Hardware/Software Co-Design

Test: Design for Test • System Test

**Embedded Software Development:** Real Time Operating Systems • Software/Modelling

Semiconductor IP: Embedded FPGA • Embedded Software IP

Hardware: FPGA & Reconfigurable Platforms

Application-Specific IP: Digital Signal Processing • Security 25-29 MARCH 2019, FLORENCE, ITALY

### COMPANY PROFILES



воотн 10

### SEMI

SEMI Europe Helmholtzstr. 2-9 10587 Berlin Germany

Contact: Cassandra Melvin T +49 30 3030807710 M cmelvin@semi.org W http://www1.semi.org/eu/

SEMI® connects over 2,000 member companies and 1.3 million professionals worldwide to advance the technology and business of electronics manufacturing. SEMI members are responsible for the innovations in materials, design, equipment, software, devices, and services that enable smarter, faster, more powerful, and more affordable electronic products. FlexTech, the Fab Owners Alliance (FOA) and the MEMS & Sensors Industry Group (MSIG) are SEMI Strategic Association Partners, defined communities within SEMI focused on specific technologies. Since 1970, SEMI has built connections that have helped its members prosper, create new markets, and address common industry challenges together. SEMI maintains offices in Bangalore, Berlin, Brussels, Grenoble, Hsinchu, Seoul, Shanghai, Silicon Valley (Milpitas, Calif.), Singapore, Tokyo, and Washington, D.C. For more information, visit www.semi.org and follow SEMI on LinkedIn and Twitter.

### SPP1648 Software for Exascale Computing (SPPEXA)

Technische Universität München / Fakultät für Informatik Boltzmannstraße 3 85748 Garching Germany

Contact: Hans-Joachim Bungartz M bungartz@in.tum.de W www.sppexa.de

The Priority Programme "Software for Exascale Computing" (SPPEXA) of the German Research Foundation (DFG) addresses fundamental research on the various aspects of HPC software, which is particularly urgent against the background that we have entered the era of ubiquitous massive parallelism. SPPEXA started in 2013 and is implemented in two three-year funding phases, with 17 project consortia and more than 40 institutions involved.

Thus,SPPEXA has joined the other national initiatives to pave the road towards exascale computing.

ASIC and SOC Design: Power & Optimisation • Verification

System-Level Design: Hardware/Software Co-Design

Test: System Test

Services: Training

Embedded Software Development: Compilers • Software/Modelling

Hardware: FPGA & Reconfigurable Platforms

Application-Specific IP: Data Communication • Networking

### воотн 4

### Springer Nature

Tiergartenstr. 17 69121 Heidelberg Germany

Contact: Sabine Trollmann T +49 611 7878204 M Sabine.Trollmann@springernature.com W www.springernature.com

Springer is part of Springer Nature, which has over 13,000 employees in over 50 countries. Springer publishes a wide variety of scientific and technical book and journal content, including over 12,000 book titles per year and over 3,000 journals. Our content is distributed globally, via our online portal known as Springerlink, as well as in-print via springer.com and a variety of retail outlets, e.g., amazon.com. Our book publishing includes a variety of content types, including textbooks, professional books, research monographs, and major reference works. Since Springerlink is accessed by more than 15,000 academic and corporate institutions globally, our authors' work has unparalleled, global reach. We offer our authors individualized, expert relationships, throughout the lifecycle of their publishing effort. Please attend the Publisher Session and visit the Springer exhibit to discuss your next book with Charles Glaser, Editorial Director (charles, glaser@springer.com).

### BOOTH 15 Symbiotic EDA

Alaudagasse 11/107/6 1100 Wien Austria

Contact: Edmund Humenberger

- T +43 699 12301240
- M edmund@symbioticeda.com
- W symbioticeda.com

Symbiotic EDA provides training, software and support services for improving digital design productivity and functional safety. Their formal verification tools reduces the effort necessary to find and fix hard to find bugs within VHDL, Verilog, or SystemVerilog designs.

Symbiotic EDA is the only provider of an end-to-end formal verification solution for RISC-V cores.

SPONSOR

### Synopsys

W www.synopsys.com

Synopsys, Inc. (Nasdaq: SNPS) is the Silicon to Software" partner for innovative companies developing the electronic products and software applications we rely on every day. As the world's 15th largest software company, Synopsys has a long history of being a global leader in electronic design automation (EDA) and semiconductor IP and is also growing its leadership in software security and quality solutions. Whether you're a system-on-chip (SoC) designer creating advanced semiconductors, or a software developer writing applications that require the highest security and quality, Synopsys has the solutions needed to deliver innovative, high-quality, secure products. Learn more at www.synopsys.com. EP 1

# 25—29 MARCH 2019, FLORENCE, ITALY

### COMPANY PROFILES

### **TETRAMAX**

RWTH Aachen University, Institute for Communication Technologies and Embedded Systems (ICE), ICT cubes Kopernikusstr. 16 52074 Aachen Germany

Contact: Rainer Leupers T +49 241 8028301 M leupers@ice.rwth-aachen.de W http://www.tetramax.eu

The mission of the EU-funded TETRAMAX innovation action is to build on three activity lines in the domain of Customized Low-Energy Computing (CLEC) for Cyber-Physical Systems and the Internet of Things: (1) stimulating, co-funding, and evaluating different cross-border Technology Transfer Experiments (TTX) via innovative CLEC technologies to first-time users and broad markets in European ICT industries, (2) building and leveraging a new European CLEC competence center network, offering technology brokerage, one-stop shop assistance and CLEC training to SMEs and mid-caps, with a clear path towards new regional Digital Innovation Hubs (DIH), and (3) paving the way towards self-sustainability.

Within the framework of a variety of open calls for application of TTX, the immediate ambition of TETRAMAX is to support 50+ industry clients all over Europe with innovative technologies, leading to an estimated revenue increase of €25m based on 50+ new or improved CLEC-based products, 10+ entirely new businesses/SMEs initiated, as well as 30+ new permanent jobs and significant cost savings in product manufacturing. Being the leading European DIH for CLEC, TETRAMAX will accelerate digitalization within European industries. In the long term, TETRAMAX will be the trailblazer towards a reinforced and sustainable ecosystem infrastructure, providing CLEC competence, services and a continuous innovation stream at European scale, yet with strong regional presence as preferred by SMEs.

The TETRAMAX project has received funding from the European Union's Horizon 2020 research and innovation programme under grant agreement number 761349.

### ASIC and SOC Design: Power & Optimisation

System-Level Design: Hardware/Software Co-Design

Services: Design Consultancy • Prototyping • Training

### воотн 1

### **University Booth**

edacentrum Schneiderberg 32 30167 Hannover Germany

TIMA/CNRS/Université de Grenoble-Alpes 46, avenue Félix Viallet 38031 Grenoble France

Contact: Andreas Vörg, edacentrum, DE and Elena Ioana Vatajelu, TIMA, FR

- T +49 511 76219686 (Andreas Vörg)
- F +49 511 76219695 (Andreas Vörg)
- M university-booth@date-conference.com
- W https://www.date-conference.com/exhibition/u-booth

The University Booth fosters the transfer of academic work to industry. The University Booth is part of the DATE 2019 exhibition and is free of charge for presenters and their visitors. The University Booth is sponsored by the DATE Sponsor's Committee. The University Booth will be organized for EDA software and hardware demonstrations. Universities and public research institutes are invited to present innovative hardware and software demonstrations. All demonstrations will be hosted in the DATE exhibition area, within a dedicated time slot.

Research institutes and universities interested in demonstrating their mature prototypes and pre-commercial results can find submission details at https://www.date-conference.com/exhibition/u-booth.

The final programme of the University Booth is available online at https://www.date-conference.com/exhibition/ub-programme.

The University Booth is organized by the University Booth Co-Chairs Elena Ioana Vatajelu, TIMA, FR Andreas Vörg, edacentrum GmbH, DE

university-booth@date-conference.com

### ASIC and SOC Design:

Design Entry • Behavioural Modelling & Simulation • Synthesis • Power & Optimisation • Physical Analysis (Timing, Themal, Signal) • Verification • Analogue and Mixed-Signal Design • MEMS Design • RF Design

### System-Level Design:

Behavioural Modelling & Analysis • Physical Analysis • Acceleration & Emulation • Hardware/Software Co-Design • Package Design • PCB & MCM Design

### Test:

Design for Test • Design for Manufacture and Yield • Logic Analysis • Test Automation (ATPG, BIST) • Boundary Scan • Silicon Validation • Mixed-Signal Test • System Test

### Services:

Design Consultancy • Prototyping • Data Management and Collaboration • IP e-commerce & Exchange • Foundry & Manufacturing • Training

### **Embedded Software Development:**

Compilers • Real Time Operating Systems • Debuggers • Software/Modelling

### Hardware:

FPGA & Reconfigurable Platforms  ${\scriptstyle \bullet}$  Development Boards  ${\scriptstyle \bullet}$  Workstations & IT Infrastructure

### Semiconductor IP:

Analogue & Mixed Signal IP • Configurable Logic IP • CPUs & Controllers • Embedded FPGA • Embedded Software IP • Encryption IP • Memory IP • On-Chip Bus Interconnect • On-Chip Debug • Physical Libraries • Processor Platforms • Synthesizable Libraries • Test IP • Verification IO

### Application-Specific IP:

Analogue & Mixed Signal IP • Data Communication • Digital Signal Processing • Multimedia Graphics • Networking • Security • Telecommunication • Wireless Communication

### COMMITTEES & TOPIC CHAIRS

### COMMITTEES

### **TOPIC CHAIRS**

25-29 MARCH 2019, FLORENCE, ITALY

### DATE EXECUTIVE COMMITTEE



General Chair Jürgen Teich, Friedrich-Alexander-Universität Erlangen-Nürnberg, DE



Vice General Chair – Proceedings Chair Giorgio Di Natale, CNRS/TIMA, FR



**Past General Chair** Jan Madsen, Technical University of Denmark, DK



Programme Chair – Track D – Design, Methods and Tools Chair Franco Fummi, Università di Verona, IT



Vice Programme Chair – Track T – Test and Dependability Cristiana Bolchini, Politecnico di Milano, IT



Track A – Application Design Chair Ian O'Connor, Lyon Institute of Nanotechnology, FR



Track E – Embedded and Cyber-physical Systems Chair Valeria Bertacco, University of Michigan, US



Finance Chair Wolfgang Müller, Paderborn University, DE



Finance Co-Chair Marian Verhelst, KU Leuven – ESAT – MICAS, BE



**Audit Co-Chair** Volker Düppe, DATE, DE



Audit Chair – EDAA Finance Chair Herman Beke, LUCEDA Photonics, BE



EDAA General Chair – Chair of the DSC Norbert Wehn, University of Kaiserslautern, DE



Awards Chair – CEDA Liaison Donatella Sciuto, Politecnico di Milano, IT



Executive Sessions Co-Chair Marco Casale-Rossi, Synopsys, IT



Executive Sessions Co-Chair Giovanni De Micheli, EPF Lausanne, CH



Special Sessions Co-Chair Andreas Herkersdorf, Technische Universität München, DE



**Special Sessions Co-Chair** Tulika Mitra, National University of Singapore, SG



Special Day "Heterogeneous Computing: Embedded meets Hyperscale and HPC" Co-Chair Christoph Hagleitner, IBM Research Zurich, CH



Special Day "Heterogeneous Computing: Embedded meets Hyperscale and HPC" Co-Chair Christian Plessl, Paderborn University, DE







Special Day "Model-Based Design of Intelligent Systems" Co-Chair Marc Geilen, Eindhoven University of Technology, NL



Special Day "Model-Based Design of Intelligent Systems" Co-Chair Sander Stuijk, Eindhoven University of Technology, NL



Monday Tutorials Chair Marco Platzner, Paderborn University, DE



Friday Workshops Co-Chair Francisco Cazorla, Barcelona Supercomputing Center and IIIA-CSIC, ES



Friday Workshops Co-Chair Michael Glaß, Ulm University, DE



EDAA / ACM SIGDA / IEEE CEDA PhD Forum Chair Robert Wille, Johannes Kepler University Linz, AT

### DATE EXECUTIVE COMMITTEE



**Review** Chair Alberto Bosio. INL, FR



DATE Representative at ASPDAC and ACM Liaison Jörg Henkel, Karlsruhe Institute of Technology, DE

**ASP-DAC Representative** 

Ritsumeikan University, JP

ESWEEK Representative

Soonhoi Ha, Seoul National

Hiroyuki Tomiyama,

at DATE

at DATE

University, KR

Bob Smith,

Graham Bell

ESD Alliance, US

ESD Alliance Liaison

ESD Alliance Liaison

ESD Alliance, US



Audio Visual Chair Jano Gebelein. Goethe-University Frankfurt, DE



**Exhibition Theatre Chair** Jürgen Haase, edacentrum GmbH, DE



Exhibition Chair -Local Arrangement and ICT Co-Chair Luca Fanucci, University of Pisa, IT



University Booth Co-Chair Elena Ioana Vatajelu, TIMA, FR



University Booth Co-Chair Andreas Voerg, edacentrum GmbH, DE

**European Projects Chair** 

Martin Schoeberl, Technical University of Denmark, DK



Conference Organization -**Conference Manager** Eva Smejkal, K.I.T. Group GmbH Dresden, DE



Conference Organization -Accounting Jörg Herrmann, K.I.T. Group GmbH Dresden, DE





Interactive **Presentations Chair** a, TIMA Laboratory, FR



Conference Organization -Exhibition and Sponsorship Kathleen Schäfer, K.I.T. Group GmbH Dresden, DE



SSCS Liaison Georges Gielen, Katholieke Universiteit Leuven, BE

EDAA Chair and Chair of the DSC Norbert Wehn, University of







ACM / SIGDA Liaison Jörg Henkel, Karlsruhe Institute of Technology, DE





ESD Alliance Liaison Graham Bell, ESD Alliance, US



DAT

### COMMITTEE SPONSORS

ш

25—29 MARCH 2019, FLORENCE, ITALY

### TECHNICAL PROGRAMME TOPIC CHAIRS

| D1  | System Specification and Modeling<br>Chair: Ingo Sander, KTH Royal Institute of Technology, SE<br>Co-Chair: Frederic Mallet, University of Nice Sophia Antipolis, FR                            |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D2  | System Design, High-Level Synthesis,<br>and Optimization<br>Chair: Yuko Hara-Azumi, Tokyo Institute of Technology, JP<br>Co-Chair: Philippe Coussy, Université de Bretagne-Sud / Lab-STICC, FR  |
| D3  | System Simulation and Validation<br>Chair: Graziano Pravadelli, University of Verona, IT<br>Co-Chair: Avi Ziv, IBM Research - Haifa, IL                                                         |
| D4  | Formal Methods and Verification<br>Chair: Armin Biere, Johannes Kepler University Linz, AT<br>Co-Chair: Alessandro Cimatti, Fondazione Bruno Kessler, IT                                        |
| DT5 | Design and Test for Analog and Mixed-Signal Circuits<br>and Systems, and MEMS<br>Chair: Georges Gielen, KU Leuven, BE<br>Co-Chair: Francisco V. Fernandez, IMSE-CNM, CSIC and Univ. Sevilla, ES |
| DT6 | Design and Test of Secure Systems<br>Chair: Ilia Polian, University of Stuttgart, DE<br>Co-Chair: Lejla Batina, Radboud University Nijmegen, NL                                                 |
| D7  | Network on Chip<br>Chair: Sébastien Le Beux, Lyon Institute of Nanotechnology, FR<br>Co-Chair: Masoud Daneshtalab, KTH Royal Institute of Technology, SE                                        |
| D8  | Architectural and Microarchitectural Design<br>Chair: Francisco Cazorla, Barcelona Supercomputing Center and IIIA-CSIC, ES<br>Co-Chair: Olivier Sentieys, INRIA, FR                             |
| D9  | Power Modeling, Low-Power Design, and Power-<br>Aware Optimization<br>Chair: Naehyuck Chang, KAIST, KR<br>Co-Chair: Andrea Calimera, Politecnico di Torino, IT                                  |
| D10 | Temperature and Variability Aware System Design<br>and Optimization<br>Chair: Jose L. Ayala, Complutense University of Madrid, ES<br>Co-Chair: Qinru Qiu, Syracuse University, US               |
| D11 | Reconfigurable Computing<br>Chair: Philip Brisk, University of California, Riverside, US<br>Co-Chair: Suhaib A. Fahmy, University of Warwick, GB                                                |
| D12 | Logical and Physical Analysis and Design<br>Chair: Tiziano Villa, Università di Verona, IT<br>Co-Chair: Elena Dubrova, Royal Institute of Technology - KTH, SE                                  |
| D13 | Emerging Design Technologies for Future Computing<br>Chair: Aida Todri-Sanial, CNRS-LIRMM/University of Montpellier, FR<br>Co-Chair: Subhasish Mitra, Stanford University, US                   |
| D14 | Emerging Design Technologies for Future Memories<br>Chair: Jean-Michel Portal, Aix-Marseille University, FR<br>Co-Chair: Pierre-Emmanuel Gaillardon, University of Utah, US                     |
| A1  | Power-efficient and Sustainable Computing<br>Chair: Muhammad Shafique, Vienna University of Technology (TU Wien), AT<br>Co-Chair: Baris Aksanli, San Diego State University, US                 |
| A2  | Robotics and Industry 4.0<br>Chair: Paolo Fiorini, University of Verona, IT<br>Co-Chair: Torsten Kroeger, Karlsruhe Institute of Technology, DE                                                 |
| EΑ  | Automotive Systems and Smart Energy Systems<br>Chair: Davide Brunelli, University of Trento, IT<br>Co-Chair: Sebastian Steinhorst, TUM, DE                                                      |

### TECHNICAL PROGRAMME TOPIC CHAIRS

| Α4  | Augmented Living and Personalized Healthcare<br>Chair: Theocharis Theocharides, University of Cyprus, CY<br>Co-Chair: Elisabetta Farella, Fondazione Bruno Kessler (FBK), IT                                             |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A5  | Secure Systems, Circuits and Architectures<br>Chair: Ingrid Verbauwhede, KU Leuven - COSIC, BE<br>Co-Chair: Lionel Torres, University of Montpellier, FR                                                                 |
| AG  | Self-adaptive and Learning Systems<br>Chair: Antonio Miele, Politecnico di Milano, IT<br>Co-Chair: Gilles Sassatelli, LIRMM CNRS / University of Montpellier 2, FR                                                       |
| Α7  | Applications of Emerging Technologies<br>Chair: Andy Tyrrell, University of York, GB<br>Co-Chair: Yu Wang, Nanjing University of Posts and Telecommunications, CN                                                        |
| AB  | Industrial Experiences Brief Papers<br>Chair: Fabien Clermidy, CEA-Leti, FR<br>Co-Chair: Norbert Wehn, University of Kaiserslautern, DE                                                                                  |
| T1  | Modeling and Mitigation of Defects, Faults,<br>Variability, and Reliability<br>Chair: Said Hamdioui, Delft University of Technology, NL<br>Co-Chair: Jose Pineda, NXP Semiconductors, NL                                 |
| т2  | Test Generation, Test Architectures, Design for Test<br>and Diagnosis<br>Chair: Patrick Girard, LIRMM, FR<br>Co-Chair: Bernd Becker, University of Freiburg, DE                                                          |
| ТЗ  | Microarchitecture-Level Dependability<br>Chair: Jaume Abella, Barcelona Supercomputing Center (BSC-CNS), ES<br>Co-Chair: Ramon Canal, UPC, ES                                                                            |
| Т4  | System-Level Dependability<br>Chair: Maria K. Michael, Electrical and Computer Engineering & KIOS<br>Center of Excellence, University of Cyprus, CY<br>Co-Chair: Georgios Karakonstantis, Queen's University Belfast, GB |
| DT5 | Design and Test for Analog and Mixed-Signal Circuits<br>and Systems and MEMS<br>Chair: Georges Gielen, KU Leuven, BE<br>Co-Chair: Francisco V. Fernandez, IMSE-CNM, CSIC and Univ. Sevilla, ES                           |
| DT6 | Design and Test of Secure Systems<br>Chair: Ilia Polian, University of Stuttgart, DE<br>Co-Chair: Lejla Batina, Radboud University Nijmegen, NL                                                                          |
| E1  | Real-time and Dependable Systems<br>Chair: Kai Lampka, Electrobit Automotive GmbH, DE<br>Co-Chair: Dionisio de Niz, Carnegie Mellon University, US                                                                       |
| E2  | Embedded Systems for Deep Learning<br>Chair: Akash Kumar, Technische Universität Dresden, DE<br>Co-Chair: Sander Stuijk, Eindhoven University of Technology, NL                                                          |
| E3  | Model-Based Design, Verification and Security for<br>Embedded Systems<br>Chair: Ylies Falcone, University of Grenoble Alpes, Inria, FR<br>Co-Chair: Todd Austin, University of Michigan, US                              |
| E4  | Embedded Software Architecture, Compilers and<br>Tool Chains<br>Chair: Borzoo Bonakdarpour, Iowa State University, US<br>Co-Chair: Eli Bozorgzadeh, University of California, Irvine, US                                 |
| E5  | Cyber-Physical Systems Design<br>Chair: Shiyan Hu, Michigan Technological University, US<br>Co-Chair: Davide Quaglia, University of Verona, IT                                                                           |

Ц

### DATE19

## 25–29 MARCH 2019, FLORENCE, ITAL

### DETAILED INDEX

| Awards Ceremony                                                      | 040       |
|----------------------------------------------------------------------|-----------|
| Co-Located Workshops                                                 | 164-169   |
| Contact Event Secretariat                                            | 020       |
| DATE At A Glance                                                     | 021-028   |
| DATE Executive Committee                                             | 204-205   |
| DATE Party   Networking Event                                        | 013       |
| Event Overview                                                       | 020       |
| Executive Sessions                                                   | 015       |
| Exhibition Guide                                                     | 171       |
| Exhibition Reception                                                 | 013       |
| Exhibition Theatre Programme                                         | 142-144   |
| Friday Workshops                                                     | 109-141   |
| Fringe Technical Meetings                                            | 164-169   |
| General Information                                                  | 011-014   |
| Interactive Presentations                                            | 014       |
| Keynote Addresses                                                    | 006-010   |
| Media Partners                                                       | 002-003   |
| Opening Session                                                      | 040       |
| PhD Forum                                                            | 164 - 166 |
| Programme Guide                                                      | 001       |
|                                                                      | 016       |
| Special Day – Thursday: Model-Based Design of<br>Intelligent Systems | 017       |
| Special & EU Sessions                                                | 018-019   |
| Sponsors                                                             | C02       |
| Technical Programme                                                  | 039-108   |
| Technical Programme Topic Chairs                                     | 206-207   |
|                                                                      | 029-038   |
| University Booth Demonstrations                                      | 146-163   |
| Vendor Exhibition                                                    | 172-201   |
| Venue                                                                | 011       |
| Venue Plan                                                           | C04       |
| Welcome Reception                                                    | 012-013   |
| Welcome                                                              | 004-005   |

### DATE 2020 — CALL FOR PAPERS

### Scope of the Event

The 23rd DATE conference and exhibition is the main European event bringing together designers and design automation users, researchers, and vendors, as well as specialists in hardware and software design, test, and manufacturing of electronic circuits and systems. DATE puts strong emphasis on both technology and systems, covering ICs/ SoCs, emerging technologies, embedded systems, and embedded software.

### Structure of the Event

The five-day event consists of a conference with plenary invited papers, regular papers, panels, hot-topic sessions, tutorials, workshops, special focus days, and a track for executives. The scientific conference is complemented by a commercial exhibition showing

the state-of-the-art in design and test tools, methodologies, IP and design services, reconfigurable and other hardware platforms, embedded software, and (industrial) design experiences from different application domains, such as automotive, wireless, telecom and multimedia applications. The organization of user group meetings, fringe meetings, a university booth, a PhD forum, vendor presentations and social events offers a wide variety of extra opportunities to meet and exchange information on



relevant issues for the design automation, design, and test communities. Special space will also be allocated for EU-funded projects to show their results. More details are given on the DATE website: www.date-conference.com.

### Areas of Interest

Within the scope of the conference, the main areas of interest are: embedded systems, design methodologies, EDA algorithms and tools, testing of electronic circuits and systems, embedded software, application design, and industrial design experiences. Topics of interest include, but are not restricted to:

- System Specification and Modeling
- System Design, Synthesis, and Optimization
- Simulation and Validation
- Design of Low Power Systems
- Power Estimation and Optimization
- Green Computing Systems and Applications
- Temperature-Aware Design
- Temperature Modeling and Management
- Emerging Technologies for Computing Systems
- Formal Methods and Verification
- Network-on-Chip
- Architectural and Microarchitectural Design
- Reconfigurable Computing
- Physical Design and Verification
- Analog and Mixed-Signal Circuits and Systems
- Interconnect and Packaging Modeling
- Communication, Consumer, and Multimedia Systems
- Transportation Systems

### Submission of Papers

All papers have to be submitted electronically by Sunday, 8 September 2019, via: www.date-conference.com

Papers can be submitted either for standard oral presentation or for interactive presentation. The Program Committee also encourages proposals for Special Sessions. Tutorials. Friday Workshops. University Booth, PhD Forum and Exhibition Theatre

### Medical, Healthcare, and Assistive Technology Systems

- Energy Generation, Recovery, and Management Systems
- Secure Systems
- Reliable and Dependable Systems
- Test for Defects, Variability, and Reliability
- Test Generation, Simulation, and Diagnosis
- Test for Mixed-Signal, Analog, RF, MEMS
- Emerging Memory Technologies and Applications Test Access, Design-for-Test, Test Compression, System Test
  - On-Line Testing and Fault Tolerance
  - Real-time and Networked Systems
  - Compilers and Code Generation for Embedded Systems
  - Model-based Design and Verification for Embedded Systems
  - Embedded Software Architectures and Principles Software and Optimization for MPSoCs, Many-
  - core, GPU-based, or Heterogeneous Systems

### Chairs

General Chair: Giorgio Di Natale, CNRS/TIMA, FR giorgio.di-natale@univ-grenoble-alpes.fr

Programme Chair: Cristiana Bolchini, Politecnico di Milano, IT cristiana.bolchini@polimi.it

### Conference Organization

c/o K.I.T. Group GmbH Dresden Bautzner Str. 117-119, 01099 Dresden, DE

Phone: +49 351 4967 312 Fax: +49 351 4956 116 Email: date@kitdresden.de 25—29 МАРСН 2019, FLORENCE, ІТАLY

### **VENUE PLAN**

## Overview of Firenze Fiera



;**1**2

ŧ ŧ

Padiglione Spadolini, Lower Floor